A PFM-Based Calibration Method for Low-Power High-Linearity Digital Pixel

被引:0
|
作者
Cheng, Yu [1 ]
Liu, Jionghan [1 ]
Wang, Xiyuan [1 ]
Hou, Hongyu [1 ]
Jiang, Qian [1 ]
Chang, Yuchun [1 ]
机构
[1] Dalian Univ Technol, Sch Integrated Circuits, Dalian 116000, Peoples R China
基金
中国国家自然科学基金;
关键词
PFM; digital pixel; DROIC; PbSe; READOUT INTEGRATED-CIRCUIT;
D O I
10.3390/s25010252
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
The nonlinearity problem of digital pixels restricts the reduction in power consumption at the pixel-level circuit. The main cause of nonlinearity is discussed in this article and low power consumption is attained by reducing the static current in capacitive transimpedance amplifiers (CTIAs) and comparators. Linearity was successfully improved through the use of an off-chip calibration method. A 64 x 64 array prototype digital readout integrated circuit (DROIC) was fabricated using a 0.18 mu m 1P6M CMOS process. Experimental results indicated that the post-calibration linearity reached 99.6% with an input current of up to 1.5 mu A. The static power consumption per digital pixel was 6 mu W.
引用
收藏
页数:10
相关论文
共 50 条
  • [21] A Compact Low-Noise Digital Pixel with 15-bit Two-Step PFM-based ADC for IRFPAs
    Yu, Shanzhe
    Zhang, Yacong
    Zhou, Ye
    Zhu, Runkun
    Lu, Wengao
    Chen, Zhongjian
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 2401 - 2404
  • [22] A low-voltage, low-power, high-linearity CMOS four-quadrant analog multiplier
    Sawigun, Chutham
    Demosthenous, Andreas
    Pal, Dipankar
    2007 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1-3, 2007, : 751 - +
  • [23] Low-power, high-gain, and high-linearity SiGeBiCMOS wide-band low-noise amplifier
    He, QR
    Feng, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (06) : 956 - 959
  • [24] A new low-power and high-linearity CMOS bulk-injection mixer in 0.13 μm technology
    Ebrahimi, Abolfazl
    Hemmati, Mohamad Jafar
    Hakimi, Ahmad
    Afrooz, Kambiz
    26TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2018), 2018, : 108 - 113
  • [25] Systematic design of high-linearity current-mode integrators for low-power continuous-time ΣΔ modulators
    Aboushady, H
    Louërat, MM
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 963 - 966
  • [26] A PFM-Based MWIR DROIC Employing Off-Pixel Fine Conversion of Photocharge to Digital using Integrated Column ADCs
    Abbasi, S.
    Galioglu, A.
    Shafique, A.
    Ceylan, O.
    Yazici, M.
    Gurbuz, Y.
    INFRARED TECHNOLOGY AND APPLICATIONS XLIII, 2017, 10177
  • [27] Low-power and high-linearity SiGe HBT low-noise amplifier using IM3 cancellation technique
    Lee, Chie-In
    Lin, Wei-Cheng
    Lin, Ji-Min
    MICROELECTRONIC ENGINEERING, 2012, 91 : 59 - 63
  • [28] A low-jitter all-digital PLL with high-linearity DCO
    Lo, Yu-Lung
    Wang, Hsi-Hua
    Li, Yu-Hsin
    Fan, Fang-Yu
    Yu, Chun-Yen
    Liu, Jen-Chieh
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2021, 27 (04): : 1347 - 1357
  • [29] A low-jitter all-digital PLL with high-linearity DCO
    Yu-Lung Lo
    Hsi-Hua Wang
    Yu-Hsin Li
    Fang-Yu Fan
    Chun-Yen Yu
    Jen-Chieh Liu
    Microsystem Technologies, 2021, 27 : 1347 - 1357
  • [30] A low-power high-linearity voltage controlled oscillator employing unipolar metal oxide thin-film transistors
    Deng, Zhaoyu
    Chen, Rongsheng
    Chen, Zhijian
    Lin, Delang
    Wu, Zhaohui
    Li, Bin
    Zhao, Mingjian
    MICROELECTRONICS JOURNAL, 2025, 156