A Cost-Effective Per-Pin ALPG for High-Speed Memory Testing

被引:0
|
作者
Lee, Juyong [1 ]
Lee, Hayoung [2 ]
Lee, Sooryeong [1 ]
Kang, Sungho [1 ]
机构
[1] Yonsei Univ, Dept Elect & Elect Engn, Seoul 03722, South Korea
[2] Ajou Univ, Dept Intelligence Semicond Engn, Suwon 16499, South Korea
关键词
Pins; Hardware; Generators; Costs; Testing; Memory management; Clocks; Vectors; Test pattern generators; Arithmetic; Algorithmic pattern generator (ALPG); automatic test equipment (ATE); per-pin architecture; shared-resource architecture;
D O I
10.1109/TVLSI.2024.3486332
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
An algorithmic pattern generator (ALPG) has been developed within automatic test equipment (ATE) due to the extensive number of test patterns required for testing the memories. Since shared-resource ALPG generates the test pattern using the same arithmetic instruction and timing across multiple input/output (I/O) pins, the maximum operating frequency is limited by the delay of the arithmetic operation. On the other hand, per-pin ALPG can achieve high-speed operations by generating one bit of the test pattern for each I/O pin. However, the hardware cost is significantly increased due to the need for individual instruction and pattern generator (PG) for each I/O pin. To address these limitations, a cost-effective per-pin ALPG for high-speed memory testing is proposed. The proposed per-pin ALPG can achieve high-speed operations, and the hardware resources for storing and decoding the instructions are shared among multiple I/O pins to reduce the hardware cost. The experimental results indicate that the proposed ALPG can achieve a higher speed than the conventional per-pin ALPG with a reasonable hardware cost comparable to the conventional shared-resource ALPG.
引用
收藏
页码:867 / 871
页数:5
相关论文
共 50 条
  • [21] Development of Cost-Effective Ni-Less Surface Finishing Process for High-Speed PCBs
    Jaeseong Park
    Daegeun Kim
    Chan-Sei Yoo
    Taeho Lim
    Bo-mook Chung
    Journal of Electronic Materials, 2023, 52 : 7504 - 7511
  • [22] Cost-effective, high-speed, silicon-based microring modulator integrated with grating couplers
    Xiao, Xi
    Zhu, Yu
    Xu, Haihua
    Yu, Yude
    Yu, Jinzhong
    2010 15TH OPTOELECTRONICS AND COMMUNICATIONS CONFERENCE (OECC), 2010, : 516 - 517
  • [23] IS ALLERGY TESTING COST-EFFECTIVE?
    Morris, Adrian
    CURRENT ALLERGY & CLINICAL IMMUNOLOGY, 2006, 19 (01) : 9 - 12
  • [24] IS PATCH TESTING COST-EFFECTIVE
    RIETSCHEL, RL
    JOURNAL OF THE AMERICAN ACADEMY OF DERMATOLOGY, 1989, 21 (04) : 885 - 887
  • [25] IS TUBERCULIN TESTING COST-EFFECTIVE
    LINDENBAUM, JE
    PEDIATRICS, 1980, 66 (02) : 333 - 334
  • [26] COST-EFFECTIVE LABORATORY TESTING
    BURKE, MD
    POSTGRADUATE MEDICINE, 1981, 69 (02) : 191 - &
  • [27] A COST-EFFECTIVE APPROACH TO TESTING
    SHERER, SA
    IEEE SOFTWARE, 1991, 8 (02) : 34 - 40
  • [28] LOW-COST HIGH-SPEED ASSOCIATIVE MEMORY
    LEA, RM
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1975, SC10 (03) : 179 - 181
  • [29] COMPACT AND COST-EFFECTIVE ACTIVE MAGNETIC BEARING SYSTEM-DESIGN FOR HIGH-SPEED ROTORS(C)
    SORTORE, CK
    BARTOSH, BW
    LUBRICATION ENGINEERING, 1993, 49 (07): : 555 - 560
  • [30] Analysis of a High-Speed Axial Flux Permanent Magnet Synchronous Motor With Cost-Effective Hybrid Magnets
    Diao, Chengwu
    Zhao, Wenliang
    Wang, Ning
    Wang, Xiuhe
    IEEE TRANSACTIONS ON MAGNETICS, 2023, 59 (05)