Scalable High-Throughput and Low-Latency DVB-S2(x) LDPC Decoders on SIMD Devices

被引:0
|
作者
Le Gal, Bertrand [1 ]
机构
[1] Univ Rennes, Inria Lab, IRISA, UMR CNRS 6074, Rennes, France
来源
IEEE OPEN JOURNAL OF THE COMMUNICATIONS SOCIETY | 2024年 / 5卷
关键词
Codes; Decoding; Kernel; Iterative decoding; Multicore processing; Single instruction multiple data; Computer architecture; Throughput; Standards; Software; LDPC decoding; SIMD; multicore; DVB-S2; DVB-S2x; high-throughput; low-latency; parallelization strategy; PARITY-CHECK CODES; IMPLEMENTATION;
D O I
10.1109/OJCOMS.2024.3494059
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Low-density parity-check (LDPC) codes are error correction codes (ECC) with near Shannon correction performances limit boosting the reliability of digital communication systems using them. Their efficiency goes hand in hand with their high computational complexity resulting in a computational bottleneck in physical layer processing. Solutions based on multicore and many-core architectures have been proposed to support the development of software-defined radio and virtualized radio access networks (vRANs). Many studies focused on the efficient parallelization of LDPC decoding algorithms. In this study, we propose an efficient SIMD parallelization strategy for DVB-S2(x) LDPC codes. It achieves throughputs from 7 Gbps to 12 Gbps on an INTEL Xeon Gold target when 10 layered decoding iterations are executed. Simultaneously, the latencies are lower than 400 mu s. These performances are equivalent to FPGA-based solutions and overclass CPU and GPU related works by factors up to 5x .
引用
收藏
页码:7216 / 7227
页数:12
相关论文
共 50 条
  • [21] High Throughput Transmitter Architecture for DVB-S2
    Malka, Haim
    Hochma, Shahar
    Lifshitz, Nir
    2014 IEEE 28TH CONVENTION OF ELECTRICAL & ELECTRONICS ENGINEERS IN ISRAEL (IEEEI), 2014,
  • [22] An LDPC Encoder Architecture With Up to 47.5 Gbps Throughput for DVB-S2/S2X Standards
    Liu, Decai
    Luo, Yanfei
    Li, Yunfeng
    Wang, Zhijie
    Li, Zhengxuan
    Zhang, Qianwu
    Zhang, Junjie
    Li, Yingchun
    IEEE ACCESS, 2022, 10 : 19022 - 19032
  • [23] A Low-Latency and High-Throughput Scheduler for Emergency and Wireless Networks
    Casoni, Maurizio
    Grazia, Carlo Augusto
    Valente, Paolo
    2014 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS WORKSHOPS (ICC), 2014, : 231 - 236
  • [24] Implementation of a high-throughput low-latency polyphase channelizer on GPUs
    Kim, Scott C.
    Bhattacharyya, Shuvra S.
    EURASIP JOURNAL ON ADVANCES IN SIGNAL PROCESSING, 2014,
  • [25] Modular Design of High-Throughput, Low-Latency Sorting Units
    Farmahini-Farahani, Amin
    Duwe, Henry J., III
    Schulte, Michael J.
    Compton, Katherine
    IEEE TRANSACTIONS ON COMPUTERS, 2013, 62 (07) : 1389 - 1402
  • [26] A High-throughput Low-latency Arithmetic Encoder Design for HDTV
    Li, Yuan
    Zhang, Shanghang
    Jia, Huizhu
    Xie, Xiaodong
    Gao, Wen
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 998 - 1001
  • [27] Design of a High-Throughput Low-Latency Extended Golay Decoder
    Zhang, Pengwei
    Lau, Francis C. M.
    Sham, Chiu-W
    2017 23RD ASIA-PACIFIC CONFERENCE ON COMMUNICATIONS (APCC): BRIDGING THE METROPOLITAN AND THE REMOTE, 2017, : 524 - 527
  • [28] The Design of Low Complexity Decoder Based On DVB-S2 LDPC
    Wang, Zhongxun
    Yin, Shuangshuang
    MEASUREMENT TECHNOLOGY AND ITS APPLICATION, PTS 1 AND 2, 2013, 239-240 : 911 - 914
  • [29] Implementation of a high-throughput low-latency polyphase channelizer on GPUs
    Scott C Kim
    Shuvra S Bhattacharyya
    EURASIP Journal on Advances in Signal Processing, 2014 (1)
  • [30] A Scalable, Low-Latency, High-Throughput, Optical Interconnect Architecture Based on Arrayed Waveguide Grating Routers
    Proietti, Roberto
    Cao, Zheng
    Nitta, Christopher J.
    Li, Yuliang
    Ben Yoo, S. J.
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2015, 33 (04) : 911 - 920