Novel architecture and synapse design for hardware implementations of neural networks

被引:0
|
作者
Faculty of Engineering, Magee College, University of Ulster, Northland Road, Derry, BT48 7JL, United Kingdom [1 ]
机构
来源
Comput Electr Eng | / 1-2卷 / 75-87期
关键词
D O I
暂无
中图分类号
学科分类号
摘要
This paper discusses a novel architecture and synapse design for area-efficient hardware implementations of neural networks. The proposed architecture offers an intermediate solution to the on-chip interconnect problem by the introduction of the concept of virtual neurons. Using a previously developed model a significant reduction in silicon area is suggested. The proposed synapse designs represent alternatives to conventional multiplier-based synaptic cells. These synapses, designed for minimal implementation size, include two targeted for analog implementation and one for digital implementation. Training of neural networks based on the proposed synapses has been considered and a modified version of the backprogagation algorithm is discussed. Results of neural network operation based on one of the new synapses are presented. © 1998 Elsevier Science Ltd. All rights reserved.
引用
收藏
相关论文
共 50 条
  • [21] Hardware implementation of dynamic synapse neural networks for acoustic sound recognition
    Dibazar, Alireza A.
    Bangalore, Abhijith
    Park, Hyung ook
    George, Sageev
    Yamada, Walter
    Berger, Theodore W.
    2006 IEEE INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORK PROCEEDINGS, VOLS 1-10, 2006, : 2015 - +
  • [22] The role of the asymptotic dynamics in the design of FPGA-based hardware implementations of gIF-type neural networks
    Rostro-Gonzalez, Horacio
    Cessac, Bruno
    Girau, Bernard
    Torres-Huitzil, Cesar
    JOURNAL OF PHYSIOLOGY-PARIS, 2011, 105 (1-3) : 91 - 97
  • [23] An Efficient Hardware Architecture for Multilayer Spiking Neural Networks
    Luo, Yuling
    Wan, Lei
    Liu, Junxiu
    Zhang, Jinlei
    Cao, Yi
    NEURAL INFORMATION PROCESSING (ICONIP 2017), PT VI, 2017, 10639 : 786 - 795
  • [24] A Fast Compressed Hardware Architecture for Deep Neural Networks
    Ansari, Anaam
    Shelton, Allen
    Ogunfunmi, Tokunbo
    Panchbhaiyye, Vineet
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 370 - 374
  • [25] Efficient Softmax Hardware Architecture for Deep Neural Networks
    Du, Gaoming
    Tian, Chao
    Li, Zhenmin
    Zhang, Duoli
    Yin, Yongsheng
    Ouyang, Yiming
    GLSVLSI '19 - PROCEEDINGS OF THE 2019 ON GREAT LAKES SYMPOSIUM ON VLSI, 2019, : 75 - 80
  • [26] CONSIDERATIONS FOR NEURAL NETWORK HARDWARE IMPLEMENTATIONS
    COLLINS, DR
    PENZ, PA
    1989 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 1989, : 834 - 836
  • [27] Information coding and hardware architecture of spiking neural networks
    Abderrahmane, Nassim
    Miramond, Benoit
    2019 22ND EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD), 2019, : 291 - 298
  • [28] Scalable Hierarchical Network-on-Chip Architecture for Spiking Neural Network Hardware Implementations
    Carrillo, Snaider
    Harkin, Jim
    McDaid, Liam J.
    Morgan, Fearghal
    Pande, Sandeep
    Cawley, Seamus
    McGinley, Brian
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2013, 24 (12) : 2451 - 2461
  • [29] An Efficient, Low-Cost Routing Architecture for Spiking Neural Network Hardware Implementations
    Luo, Yuling
    Wan, Lei
    Liu, Junxiu
    Harkin, Jim
    Cao, Yi
    NEURAL PROCESSING LETTERS, 2018, 48 (03) : 1777 - 1788
  • [30] An Efficient, Low-Cost Routing Architecture for Spiking Neural Network Hardware Implementations
    Yuling Luo
    Lei Wan
    Junxiu Liu
    Jim Harkin
    Yi Cao
    Neural Processing Letters, 2018, 48 : 1777 - 1788