OFFSET WORD-LINE ARCHITECTURE FOR SCALING DRAM'S TO THE GIGABIT LEVEL.

被引:0
|
作者
Scheuerlein, Roy E. [1 ]
Meindl, James D. [1 ]
机构
[1] Stanford Univ, CA, USA, Stanford Univ, CA, USA
关键词
COMPUTER ARCHITECTURE - Design - DATA STORAGE; SEMICONDUCTOR - Fabrication - SEMICONDUCTOR DEVICES; MOS;
D O I
暂无
中图分类号
学科分类号
摘要
An alternative to the boosted word-line DRAM architecture is described that is scalable to the gigabit level and avoids the problems of poor performance and high gate fields of conventional boosted word-line circuits. The alternative is called an offset word-line architecture, because the cell switch is changed to depletion mode and the word line is pulled beyond the cell switch device's source voltage rather than boosted beyond its drain voltage. The large voltage swing for the word line does not cause large fields across the gate dielectric in the word-line driver or array access device because the gates of some devices use materials with modified work functions. The word-line voltage swing can be greater than the bit-line voltage swing plus the required threshold voltage even for gigabit-scale integration DRAM technologies.
引用
收藏
相关论文
共 25 条
  • [21] Deteriorated Non-Linear Interference in 3D NAND Cell With Word-Line Pitch Scaling Due to the Incapability to Turn on Non-Gate-Controlled Region
    Chang, Yao-Wen
    Wu, Guan-Wei
    Yang, I-Chen
    Huang, Yu-Hung
    Lee, Ya-Jui
    Chen, Kuan-Fu
    Chen, Yin-Jen
    Lu, Tao-Cheng
    Chen, Kuang-Chao
    Lu, Chih-Yuan
    IEEE ELECTRON DEVICE LETTERS, 2023, 44 (11) : 1837 - 1840
  • [22] Cell-plate-line/bit-Line complementary sensing (CBCS) architecture for ultra low-power DRAM's
    Hamamoto, T
    Morooka, Y
    Asakura, M
    Ozaki, H
    IEICE TRANSACTIONS ON ELECTRONICS, 1996, E79C (07) : 1003 - 1012
  • [23] Cell-plate-line/bit-line complementary sensing (CBCS) architecture for ultra low-power DRAM's
    Hamamoto, T
    Morooka, Y
    Asakura, M
    Ozaki, H
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (04) : 592 - 601
  • [24] Two-Stream S3D Architecture for Word-Level Sign Language Recognition
    Truong Dinh Nhat Vo
    Tho Phuc Tran
    Dong Dong Pham
    Heu Quang Tang
    PROCEEDINGS OF THE 2024 9TH INTERNATIONAL CONFERENCE ON INTELLIGENT INFORMATION TECHNOLOGY, ICIIT 2024, 2024, : 365 - 370
  • [25] A 16Gb Sub-1V 7.14Gb/s/pin LPDDR5 SDRAM Applying a Mosaic Architecture with a Short-Feedback 1-Tap DFE, an FSS Bus with Low-Level Swing and an Adaptively Controlled Body Biasing in a 3rd-Generation 10nm DRAM
    Kim, Yong-Hun
    Kim, Hyung-Jin
    Choi, Jaemin
    Ahn, Min-Su
    Lee, Dongkeon
    Cho, Seung-Hyun
    Park, Dong-Yeon
    Park, Young-Jae
    Jang, Min-Soo
    Kim, Yong-Jun
    Choi, Jinyong
    Yoon, Sung-Woo
    Jung, Jae-Woo
    Park, Jae-Koo
    Lee, Jae-Woo
    Kwon, Dae-Hyun
    Cha, Hyung-Seok
    Cho, Si-Hyeong
    Kim, Seong-Hoon
    You, Jihwa
    Kim, Kyoung-Ho
    Kim, Dae-Hyun
    Kim, Byung-Cheol
    Kim, Young-Kwan
    Kim, Jun-Ho
    Choi, Seouk-Kyu
    Kim, Chan-Young
    Na, Byong-Wook
    Choi, Hye-In
    Oh, Reum
    Ihm, Jeong-Don
    Bae, Seung-Jun
    Kim, Nam Sung
    Lee, Jung-Bae
    2021 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2021, 64 : 346 - +