Precise control and resizing of polysilicon gate length by hard-mask etching

被引:0
|
作者
Sato, Masaaki [1 ]
Kawai, Yoshio [1 ]
机构
[1] NTT System Electronics Lab, Kanagawa, Japan
关键词
Electrodes - Lithography - Masks - Polycrystalline materials - Reactive ion etching - Silicon nitride - Silicon wafers - Temperature distribution;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, we describe the etching of hard SiON/SiN masks for the reactive ion etching (RIE) of gate polycrystalline silicon (polysilicon) to precisely control and reduce gate length in order to transcend the resolution limit of lithography. A mixture of C3F8 and oxygen is used to control gate length. To improve gate critical dimension (CD) accuracy in the wafer, radical etch rate during hard-mask etching is controlled by changing the electrode gap and the temperature distribution in the wafer. The amount of CD shift is successfully controlled by optimizing the oxygen flow rate without increasing its deviation. Consequently, a 0.24-μm-wide resist pattern can be successfully resized to a polysilicon gate electrode of 0.2 μm length, Moreover, etching of both hard-mask and polysilicon does not increase the CD deviation of the polysilicon gate electrode length at the least.
引用
收藏
页码:5519 / 5525
相关论文
共 31 条
  • [31] Trimming of hard-masks by gaseous chemical oxide removal (COR) for Sub-10nm gates/fins, for gate length control and for embedded logic
    Natzle, WC
    Horak, D
    Deshpande, S
    Yu, CF
    Liu, JC
    Mann, RW
    Doris, B
    Hanafi, H
    Brown, J
    Sekiguchi, A
    Tomoyasu, M
    Yamashita, A
    Prager, D
    Funk, M
    Cottrell, P
    Higuchi, S
    Takahashi, H
    Sendelbach, M
    Solecky, E
    Yan, W
    Tsou, L
    Yang, QY
    Norum, JP
    Iyer, SS
    2004 IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE AND WORKSHOP: ADVANCING THE SCIENCE AND TECHNOLOGY OF SEMICONDUCTOR MANUFACTURING EXCELLENCE, 2004, : 61 - 65