Performance and design of CMOS-DRAM

被引:0
|
作者
Wang, Songmei [1 ]
Xu, Jiasheng [1 ]
机构
[1] Tsinghua Univ, China
关键词
Data Storage; Semiconductor--Storage Devices - Integrated Circuits - Semiconductor Devices; MOS--Design;
D O I
暂无
中图分类号
学科分类号
摘要
The design methodology and the performance advantages of a CMOS-DRAM recently developed are discussed. Arranging the cell array in a N-well decreases the soft error rate. By means of CMOS circuits, the peripheral circuit is made static, the whole circuit is simplified, and the speed and reliability are increased. The key circuits, such as S/R amplifier, clock generator, row decoder and redundant circuits are analzyed in detail. The superiority of the CMOS-DRAM over the NMOS-DRAM is shown.
引用
收藏
页码:10 / 17
相关论文
共 50 条
  • [1] CMOS-DRAM的性能和设计
    王嵩梅
    徐葭生
    清华大学学报(自然科学版), 1988, (01) : 10 - 17
  • [2] A TUNABLE CMOS-DRAM VOLTAGE LIMITER WITH STABILIZED FEEDBACK-AMPLIFIER
    HORIGUCHI, M
    AOKI, M
    ETOH, J
    TANAKA, H
    IKENAGA, S
    ITOH, K
    KAJIGAYA, K
    KOTANI, H
    OHSHIMA, K
    MATSUMOTO, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (05) : 1129 - 1135
  • [3] THE DESIGN AND PERFORMANCE OF CMOS 256K BIT DRAM DEVICES
    MOHSEN, A
    KUNG, RI
    SIMONSEN, CJ
    SCHUTZ, J
    MADLAND, PD
    HAMDY, EZ
    BOHR, MT
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1984, 19 (05) : 610 - 618
  • [4] Design and Analysis CMOS-Based DRAM Cell Structures for High-Performance Embedded System
    Asthana, Prateek
    Kushwaha, Ritesh Kumar
    Sahu, Anil Kumar
    Misra, Neeraj Kumar
    MICRO AND NANOELECTRONICS DEVICES, CIRCUITS AND SYSTEMS, 2023, 904 : 295 - 303
  • [5] COMPARISON OF CMOS AND BICMOS 1-MBIT DRAM PERFORMANCE
    WATANABE, T
    KITSUKAWA, G
    KAWAJIRI, Y
    ITOH, K
    HORI, R
    OUCHI, Y
    KAWAHARA, T
    MATSUMOTO, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (03) : 771 - 778
  • [6] An embedded DRAM for CMOS ASICs
    Poulton, J
    SEVENTEENTH CONFERENCE ON ADVANCED RESEARCH IN VLSI, PROCEEDINGS, 1997, : 288 - 302
  • [7] THE EVOLUTION OF IBM CMOS DRAM TECHNOLOGY
    ADLER, E
    DEBROSSE, JK
    GEISSLER, SF
    HOLMES, SJ
    JAFFE, MD
    JOHNSON, JB
    KOBURGER, CW
    LASKY, JB
    LLOYD, B
    MILES, GL
    NAKOS, JS
    NOBLE, WP
    VOLDMAN, SH
    ARMACOST, M
    FERGUSON, R
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1995, 39 (1-2) : 167 - 188
  • [8] A 1MB CMOS DRAM
    KIRSCH, HC
    CLEMONS, DG
    DAVAR, S
    HARMAN, JE
    HOLDER, CH
    HUNSICKER, WF
    PROCYK, FJ
    STEFANY, JH
    YANEY, DS
    PETRIZZI, JB
    IEEE INTERNATIONAL SOLID STATE CIRCUITS CONFERENCE, 1985, 28 : 256 - 257
  • [9] High Performance CMOS Circuit Design
    Swami, Neelam
    Khatri, Bhupen
    3RD INTERNATIONAL CONFERENCE ON CONDENSED MATTER & APPLIED PHYSICS (ICC-2019), 2020, 2220
  • [10] Design of a Novel Capacitorless DRAM Cell with Enhanced Retention Performance
    Wang, Peng-Fei
    Gong, Yi
    Ding, Shi-Jin
    Zhang, David Wei
    Zhang, Shi-Li
    2009 IEEE WORKSHOP ON MICROELECTRONICS AND ELECTRON DEVICES (WMED), 2009, : 41 - 44