Establishing latch correspondence for sequential circuits using distinguishing signatures

被引:0
|
作者
DResearch Digital Media Systems GmbH, Berlin, Germany [1 ]
机构
来源
Integr VLSI J | / 1卷 / 33-46期
关键词
Combinatorial circuits - Decision tables - Equivalence classes - Finite automata - Sequential circuits;
D O I
暂无
中图分类号
学科分类号
摘要
This paper addresses the problem of establishing the unknown correspondence for the latch variables of two sequential circuits which have the same state encoding. This has direct application in finite state machine verification: If a one-to-one correspondence can be established between the latches of two circuits, then checking for their equivalence reduces to a much simpler combinational equivalence check problem. The approach presented in this paper is based on methods used to solve the unknown correspondence problem for inputs and outputs in combinational circuits. It computes input and novel latch output signatures, using ROBDDs, for each latch variable of a circuit that help to establish correspondence. Experimental results on a large set of benchmarks show the efficacy of this approach.
引用
收藏
相关论文
共 50 条
  • [41] Intellectual property protection of sequential circuits using digital watermarking
    Subbaraman, Shaila
    Nandgawe, P. S.
    2006 INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS, VOLS 1 AND 2, 2006, : 556 - +
  • [42] Probabilistic Analysis for Sequential Circuits Verification Using Markov Chains
    Zhang, Mingming
    Geng, Shuqin
    Wang, Wensi
    Peng, Xiaohong
    Chu, Menghao
    Zhou, Shengyuan
    Zhang, Zhonghou
    Lu, Hang
    Li, Pengkun
    Zhu, Ronghao
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (01) : 481 - 485
  • [44] Average power analysis of sequential circuits using an autoregressive model
    Yuan, LP
    Kang, SM
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 1998, 17 (02) : 289 - 304
  • [45] Average power analysis of sequential circuits using an autoregressive model
    Li-Pen Yuan
    Sung-Mo Kang
    Circuits, Systems and Signal Processing, 1998, 17 : 289 - 304
  • [46] Finding False Paths for Sequential Circuits Using Operations on ROBDDs
    Matrosova, Anzhela
    Ostanin, Sergei
    Chernyshov, Semen
    2018 IEEE 24TH INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS 2018), 2018, : 240 - 242
  • [47] AUTOMATIC VERIFICATION OF SEQUENTIAL-CIRCUITS USING TEMPORAL LOGIC
    BROWNE, MC
    CLARKE, EM
    DILL, DL
    MISHRA, B
    IEEE TRANSACTIONS ON COMPUTERS, 1986, 35 (12) : 1035 - 1044
  • [48] Design of adiabatic sequential circuits using power gating technique
    Zhou, Dong
    Hu, Jianping
    Wang, Ling
    2007 IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS, 2007, : 167 - 170
  • [49] VERIFICATION OF INITIALIZATION SEQUENCES FOR SEQUENTIAL CIRCUITS BY USING DEPENDENCY MATRIXES
    Morkunas, Kestutis
    Seinauskas, Rimantas
    10TH INTERNATIONAL INDUSTRIAL SIMULATION CONFERENCE 2012 (ISC 2012), 2012, : 71 - 73
  • [50] Diagnosing crosstalk faults in sequential circuits using fault simulation
    Takahashi, H
    Phadoongsidhi, M
    Higami, Y
    Saluja, KK
    Takamatsu, Y
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2002, E85D (10): : 1515 - 1525