共 50 条
LOOK TO ASYNCHRONOUS SEQUENTIAL LOGIC.
被引:0
|作者:
Charland, Michael J.
机构:
关键词:
D O I:
暂无
中图分类号:
学科分类号:
摘要:
A self-clocked feature of a new asynchronous sequential logic design approach makes designing as simple as the conventional synchronous approach. An internal clock is generated when input changes occur. The clock pulse then drives edge-clocked flip-flops that change the state. In this sense internal operation is similar to that of synchronous systems. This overcomes the traditional asynchronous problems of races, hazards and the need to assign extra external states to combat them. In addition there needn't be any restrictions against multiple-input changes. Fast response is achieved because the circuit does not wait for a clock edge. With CMOS, power is conserved because there is no external clock and hence no rapid dissipation of power. Also CMOS requires low standby power because when the inputs don't change, all circuitry is quiescent.
引用
收藏
页码:98 / 103
相关论文