Impact of Strain on Sub-3 nm Gate-All-Around CMOS Logic Circuit Performance Using a Neural Compact Modeling Approach

被引:1
|
作者
Lee, Ji Hwan [1 ]
Kim, Kihwan [1 ,2 ]
Rim, Kyungjin [3 ]
Chong, Soogine [3 ]
Cho, Hyunbo [3 ]
Oh, Saeroonter [1 ]
机构
[1] Hanyang Univ, Dept Elect & Elect Engn, Ansan 15588, South Korea
[2] LG Display, Large Display Proc Dev Div, Paju 10845, South Korea
[3] Alsemy Inc, Res & Dev Ctr, Seoul 06154, South Korea
基金
新加坡国家研究基金会;
关键词
Gallium arsenide; Strain; Integrated circuit modeling; Field effect transistors; Logic gates; Voltage; MOS devices; Strain engineering; gate-all-around CMOS; neural compact model; circuit performance;
D O I
10.1109/JEDS.2024.3459872
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Impact of strain of sub-3 nm gate-all-around (GAA) CMOS transistors on the circuit performance is evaluated using a neural compact model. The model was trained using 3D technology computer-aided design (TCAD) device simulation data of GAA field-effect transistors (FETs) subjected to both tensile and compressive strain in nMOS and pMOS devices. Strain was induced into the channel via lattice mismatch between the channel and source/drain epitaxial regions, as simulated by 3D TCAD process simulator. The transport models were calibrated against advanced Monte Carlo simulations to ensure accuracy. The resulting neural compact model demonstrated a close approximation to the original simulation results, achieving a minimal error of 1%. To assess the strain effect on circuit-level performance, SPICE simulations were conducted for a 5-stage ring oscillator and a 2-input NAND gate using the neural compact model. The propagation delay of the 5-stage ring oscillator improved from 3.60 ps to 2.85 ps when implementing strained GAA FETs. Also, strain enhanced the power-delay product of the 2-input NAND gate by 13.8% to 15.5%, depending on the input voltage sequence.
引用
收藏
页码:770 / 774
页数:5
相关论文
共 50 条
  • [1] Geometrical Variability Impact on the Performance of Sub-3 nm Gate-All-Around Stacked Nanosheet FET
    Yadav, Nisha
    Jadav, Sunil
    Saini, Gaurav
    SILICON, 2022, 14 (16) : 10681 - 10693
  • [2] Geometrical Variability Impact on the Performance of Sub - 3 nm Gate-All-Around Stacked Nanosheet FET
    Nisha Yadav
    Sunil Jadav
    Gaurav Saini
    Silicon, 2022, 14 : 10681 - 10693
  • [3] Compact Modeling of Advanced Gate-All-Around Nanosheet FETs Using Artificial Neural Network
    Zhao, Yage
    Xu, Zhongshan
    Tang, Huawei
    Zhao, Yusi
    Tang, Peishun
    Ding, Rongzheng
    Zhu, Xiaona
    Zhang, David Wei
    Yu, Shaofeng
    MICROMACHINES, 2024, 15 (02)
  • [4] Strain effect on performance of multi-stacked gate-all-around CMOS inverters
    Kim, Kihwan
    Lee, Ji Hwan
    Oh, Saeroonter
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2020, 35 (12)
  • [5] Sub-10 nm Gate-All-Around CMOS Nanowire Transistors on Bulk Si Substrate
    Li, Ming
    Yeo, Kyoung Hwan
    Suk, Sung Dae
    Yeoh, Yun Young
    Kim, Dong-Won
    Chung, Tae Young
    Oh, Kyung Seok
    Lee, Won-Seong
    2009 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2009, : 94 - 95
  • [6] Performance Analysis of Sub-10nm Vertically Stacked Gate-All-Around FETs
    Mohapatra, E.
    Dash, T. P.
    Jena, J.
    Das, S.
    Maiti, C. K.
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2020), 2020, : 331 - 334
  • [7] CMOS Logic Device and Circuit Performance of Si Gate All Around Nanowire MOSFET
    Nayak, Kaushik
    Bajaj, Mohit
    Konar, Aniruddha
    Oldiges, Philip J.
    Natori, Kenji
    Iwai, Hiroshi
    Murali, Kota V. R. M.
    Rao, Valipe Ramgopal
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (09) : 3066 - 3074
  • [8] Gate-All-Around Si-nanowire CMOS inverter logic fabricated using top-down approach
    Buddharaju, K. D.
    Singh, N.
    Rustagi, S. C.
    Teo, Selin H. G.
    Wong, L. Y.
    Tang, L. J.
    Tung, C. H.
    Lo, G. Q.
    Balasubramanian, N.
    Kwong, D. L.
    ESSDERC 2007: PROCEEDINGS OF THE 37TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2007, : 303 - 306
  • [9] Impact of Gate Length and Doping Variation on the DC and Analog/RF Performance of sub-3nm Stacked Si Gate-All-Around Nanosheet FET
    Yadav, Nisha
    Jadav, Sunil
    Saini, Gaurav
    SILICON, 2023, 15 (01) : 217 - 228
  • [10] Impact of Gate Length and Doping Variation on the DC and Analog/RF Performance of sub - 3nm Stacked Si Gate-All-Around Nanosheet FET
    Nisha Yadav
    Sunil Jadav
    Gaurav Saini
    Silicon, 2023, 15 : 217 - 228