BTI Tolerant Clock Tree Synthesis using LP-based Supply Voltage Alignment

被引:0
|
作者
Choi, Mujun [1 ]
Oh, Deokkeun [1 ]
Kim, Juho [1 ]
机构
[1] Sogang Univ, Dept Comp Sci, Seoul, South Korea
关键词
VLSI; clock tree synthesis; aging; bias temperature instability; IR-drop;
D O I
10.5573/JSTS.2024.24.5.424
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
tree synthesis (CTS) has become a critical step in designing the high performance synchronous system. The clock gating technique is one of the well-known methods for reducing power consumption. However, it may cause bias temperature instability (BTI)-induced Vth degradation of clock buffers and asymmetric aging resulting in large clock skew. In this paper, we propose a novel symmetrical buffered clock tree synthesis with supply voltage alignment to handle BTI. As the first step, a symmetrical abstract tree topology with minimized power consumption is generated in bottom-up stage. Second, the top-down stage estimates asymmetric BTI caused by clock gating with signal probability. Prior to the placement step, the linear programming (LP)based algorithm is applied to find optimal supply voltages to buffers at each tree level while satisfying clock skew constraints. Finally, wire routing is performed using wire snaking to complete the clock tree synthesis. Experimental results show that the clock skew compared to existing CTS methods.
引用
收藏
页码:424 / 439
页数:16
相关论文
共 50 条
  • [41] Random Forest-based Thermal Effect Prediction for Clock Tree Synthesis in 3D-IC
    Jin, Myeongwoo
    Oh, Deokkeun
    Kim, Juho
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2023, 23 (03) : 149 - 161
  • [42] Minimal Buffer Insertion Based Low Power Clock Tree Synthesis for 3D Integrated Circuits
    Kumar, Kamineni Sumanth
    Reuben, John
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2016, 25 (11)
  • [43] Decision Tree-Based Online Voltage Security Assessment Using PMU Measurements
    Diao, Ruisheng
    Sun, Kai
    Vittal, Vijay
    O'Keefe, Robert J.
    Richardson, Michael R.
    Bhatt, Navin
    Stradford, Dwayne
    Sarawgi, Sanjoy K.
    IEEE TRANSACTIONS ON POWER SYSTEMS, 2009, 24 (02) : 832 - 839
  • [44] A PMU-Based Voltage Security Assessment Framework using Hoeffding-Tree-Based Learning
    Nie, Zhijie
    Yang, Duotong
    Centeno, Virgilio
    Jones, Kevin D.
    2017 19TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEM APPLICATION TO POWER SYSTEMS (ISAP), 2017,
  • [45] A reduced voltage swing circuit using a single supply to enable lower voltage operation for SRAM-based memory
    Mohammad, Baker
    Abraham, Jacob
    MICROELECTRONICS JOURNAL, 2012, 43 (02) : 110 - 118
  • [46] Alignment tolerant, low voltage, 0.23 V.cm, push-pull silicon photonic switches based on a vertical pn junction
    Zanzi, Andrea
    Vagionas, Christos
    Griol, Amadeu
    Rosa, Alvaro
    Lechago, Sergio
    Moralis-Pegios, Miltiadis
    Vyrsokinos, Konstantinos
    Pleros, Nikos
    Kraft, Jochen
    Sidorov, Victor
    Sirbu, Bogdan
    Tekin, Tolga
    Sanchis, Pablo
    Brimont, Antoine
    OPTICS EXPRESS, 2019, 27 (22): : 32409 - 32426
  • [47] A SET-Tolerant High-Frequency Multibiased Multiphase Voltage-Controlled Oscillator for Phase Interpolator-Based Clock and Data Recovery
    Yuan Hengzhou
    Sang Hao
    Liang Bin
    Chen Jianjun
    Chi Yaqing
    Xu Weixia
    Guo Yang
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2022, 69 (07) : 1725 - 1732
  • [48] Decision tree based weld defect classification using current and voltage signatures in GMAW process
    Sumesh, A.
    Nair, Binoy B.
    Rameshkumar, K.
    Santhakumari, A.
    Raja, A.
    Mohandas, K.
    MATERIALS TODAY-PROCEEDINGS, 2018, 5 (02) : 8354 - 8363
  • [49] Compensation of Voltage Drops in Trolleybus Supply System Using Battery-Based Buffer Station
    Bartlomiejczyk, Mikolaj
    Jarzebowicz, Leszek
    Kohout, Jiri
    ENERGIES, 2022, 15 (05)
  • [50] Fault tolerant Routing Methodology for Mesh-of-Tree based Network-on-Chips using Local Reconfiguration
    Upadhyay, Mohit
    Shah, Monil
    Bhanu, P. Veda
    Soumya, J.
    Cenkeramaddi, Linga Reddy
    PROCEEDINGS 2018 INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING & SIMULATION (HPCS), 2018, : 570 - 576