AUTSEG: Automatic test set generator for embedded reactive systems

被引:0
|
作者
机构
[1] Abdelmoula, Mariem
[2] Gaffe, Daniel
[3] Auguin, Michel
来源
Abdelmoula, Mariem (Mariem.Abdelmoula@unice.fr) | 1600年 / Springer Verlag卷 / 8763期
关键词
Software design - Software testing - Smart cards - Embedded systems;
D O I
10.1007/978-3-662-44857-1_7
中图分类号
学科分类号
摘要
One of the biggest challenges in hardware and software design is to ensure that a system is error-free. Small errors in reactive embedded systems can have disastrous and costly consequences for a project. Preventing such errors by identifying the most probable cases of erratic system behavior is quite challenging. In this paper, we introduce an automatic test set generator called AUTSEG. Its input is a generic model of the target system, generated using the synchronous approach. Our tool finds the optimal preconditions for restricting the state space of the model. It only works locally on significant subspaces. Our approach exhibits a simpler and efficient quasi-flattening algorithm than existing techniques and a useful compiled form to check security properties and reduce the combinatorial explosion problem of state space. To illustrate our approach, AUTSEG was applied to the case of a transportation contactless card. © IFIP International Federation for Information Processing 2014.
引用
收藏
相关论文
共 50 条
  • [21] Automatic Test Generation for Energy Consumption of Embedded Systems Modeled in EAST-ADL
    Marinescu, Raluca
    Enoiu, Eduard
    Seceleanu, Cristina
    Sundmark, Daniel
    10TH IEEE INTERNATIONAL CONFERENCE ON SOFTWARE TESTING, VERIFICATION AND VALIDATION WORKSHOPS - ICSTW 2017, 2017, : 69 - 76
  • [23] Design of Test Generator for Embedded Self-testing
    Rodzin, Sergey
    PROCEEDINGS OF 2015 IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS), 2015,
  • [24] Automatic test set generation for function block based systems using model checking
    Lahtinen, Jussi
    2014 9TH INTERNATIONAL CONFERENCE ON THE QUALITY OF INFORMATION AND COMMUNICATIONS TECHNOLOGY (QUATIC), 2014, : 216 - 225
  • [25] Automatic symbolic verification of embedded systems
    Alur, R
    Henzinger, TA
    Ho, PH
    IEEE TRANSACTIONS ON SOFTWARE ENGINEERING, 1996, 22 (03) : 181 - 201
  • [26] Automatic configuration of embedded multicomputer systems
    Beck, JE
    Siewiorek, DP
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1998, 17 (02) : 84 - 95
  • [27] Verification of embedded Reactive Fiffo Systems
    Herbreteau, F
    Cassez, F
    Finkel, A
    Roux, O
    Sutre, G
    LATIN 2002: THEORETICAL INFORMATICS, 2002, 2286 : 400 - 414
  • [28] Modeling RTOS for reactive embedded systems
    Sun, Wei-Tsun
    Salcic, Zoran
    20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 534 - +
  • [29] ACES: Automatic Compartments for Embedded Systems
    Clements, Abraham A.
    Almakhdhub, Naif Saleh
    Bagchi, Saurabh
    Payer, Mathias
    PROCEEDINGS OF THE 27TH USENIX SECURITY SYMPOSIUM, 2018, : 65 - 82
  • [30] A FPGA CORE GENERATOR FOR EMBEDDED CLASSIFICATION SYSTEMS
    Anguita, Davide
    Carlino, Luca
    Ghio, Alessandro
    Ridella, Sandro
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2011, 20 (02) : 263 - 282