Design and process of 3D MEMS system-in-package (SiP)

被引:0
|
作者
Lau J.H. [1 ]
机构
[1] Electronics and Optoelectronics Laboratory (EOL), Industrial Technology Research Institute (ITRI), Chutung
关键词
3D IC integration; Low-tempera-ture bonding; MEMS; SiP; TSV; Wafer-level packaging;
D O I
10.4071/1551-4897-7.1.10
中图分类号
学科分类号
摘要
The design and assembly process of 10 different 3D MEMS packages will be presented and discussed in this study. These 3D MEMS packages integrate the MEMS devices from the MEMS wafer (with either wirebonding pads, or solder-bumped TSV, through silicon via, substrate, or solder-bumped flip chip without TSV), the ASIC chips from the ASIC wafer (either with or without TSV), and the cavity package cap from the cap wafer (either with or without TSV). The assembly process consists of release (etching), singulation, wire bonding, flip chip, TSV, cavity etching, chip-to-wafer (C2W) bonding, and wafer-to-wafer (W2W) bonding. It can be shown that these packages lead to a small packaging footprint, high electrical performance, and potentially low cost.
引用
收藏
页码:10 / 15
页数:5
相关论文
共 50 条
  • [31] System-in-package integration of passives using 3D through-silicon vias
    Roozeboom, F.
    Dekkers, W.
    Lamy, Y.
    Klootwijk, J. H.
    van Grunsven, E.
    Kim, H. -D.
    SOLID STATE TECHNOLOGY, 2008, 51 (05) : 38 - +
  • [32] Exploring Advanced Packaging Technologies for Reverse Engineering a System-in-Package (SiP)
    Khan, M. Shafkat M.
    Xi, Chengjie
    Ul Haque, Md Saad
    Tehranipoor, Mark M.
    Asadizanjani, Navid
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2023, 13 (09): : 1360 - 1370
  • [33] The reliability issues on ASIC/memory integration by SiP (System-in-Package) technology
    Song, YH
    Kim, SG
    Rhee, KJ
    Cho, DS
    Kim, TS
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 7 - 10
  • [34] Large Scale System-in-Package (SiP) Module for Future Networking Products
    Ohta, Ryusuke
    Nagar, Mohan
    Ahmad, Mudasir
    Tamagawa, Michiaki
    Miyata, Katsumi
    Suzuki, Takuya
    2012 2ND IEEE CPMT SYMPOSIUM JAPAN, 2012,
  • [35] Achieving optimum manufacturing yield for Rf System-in-Package (SIP) devices through process sensitivity analysis
    Romero, Christian O.
    Baruelo, Eduardo C., Jr.
    2006 INTERNATIONAL CONFERENCE ON ELECTRONIC MATERIALS AND PACKAGING, VOLS 1-3, 2006, : 877 - 883
  • [36] Investigation of Key Technologies for System-in-Package Integration of Inertial MEMS
    Marenco, N.
    Reinert, W.
    Warnat, S.
    Lange, P.
    Gruenzig, S.
    Allegato, G.
    Hillmann, G.
    Kostner, H.
    Gal, W.
    Guadagnuolo, S.
    Conte, A.
    Malecki, K.
    Friedel, K.
    DTIP 2009: SYMPOSIUM ON DESIGN, TEST, INTEGRATION AND PACKAGING OF MEMS/MOEMS, 2009, : 35 - +
  • [37] Reliability based design optimisation for system-in-package
    Stoyanov, S.
    Yannou, J. M.
    Bailey, C.
    Strusevich, N.
    EUROSIME 2007: THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICRO-ELECTRONICS AND MICRO-SYSTEMS, PROCEEDINGS, 2007, : 289 - +
  • [38] Miniaturized 122 GHz System-in-Package (SiP) Short Range Radar Sensor
    Girma, Mekdes Gebresilassie
    Beer, Stefan
    Hasch, Juergen
    Gonser, Markus
    Debski, Wojciech
    Winkler, Wolfgang
    Sun, Yaoming
    Zwick, Thomas
    2013 10TH EUROPEAN RADAR CONFERENCE (EURAD), 2013, : 49 - 52
  • [39] System-In-Package Design Approach Promotes PORTABILITY
    Moncoqut, Diana
    MICROWAVES & RF, 2010, 49 (07) : S1 - S3
  • [40] Inkjet printed System-in-Package design and manufacturing
    Miettinen, Jani
    Pekkanen, Ville
    Kaija, Kimmo
    Mansikkamaki, Pauliina
    Mantysalo, Juha
    Mantysalo, Matti
    Niittynen, Juha
    Pekkanen, Jussi
    Saviauk, Taavi
    Ronkka, Risto
    MICROELECTRONICS JOURNAL, 2008, 39 (12) : 1740 - 1750