A novel fully on-chip CMOS low-dropout linear regulator with ultra low noise

被引:0
|
作者
Institute of VLSI Design, Zhejiang University, Hangzhou 310027, China [1 ]
机构
来源
Pan Tao Ti Hsueh Pao | 2008年 / 8卷 / 1602-1607期
关键词
System-on-chip - Electric current regulators - Phase noise - Voltage measurement - Programmable logic controllers - Voltage regulators - CMOS integrated circuits;
D O I
暂无
中图分类号
学科分类号
摘要
A fully on-chip low-dropout linear regulator (LDO) with ultra low noise is presented. This regulator uses a VJR based voltage reference rather than a commonly used bandgap reference to minimize the noise introduced by the reference voltage. The VJR based voltage reference employs a digital calibration schema to increase the accuracy of the output voltage. This fully on-chip LDO is designed in a TSMC 0.18m RF CMOS process for the power supply of a low phase noise phase lock loop (PLL) with 10 mA of DC current consumption. The simulation results indicate that the total output noise of the LDO is 26nV/√Hz@100kHz and 14nV/√Hz@1MHz, and the power supply reject ratio is -40dB@lMHz and less than -34dB in all frequency bands. The test results show that the phase noise of the PLL using this LDO is 6dBc@1kHz less and 2dBc@200kHz less than using conventional LDO.
引用
收藏
相关论文
共 50 条
  • [21] Fully on-chip switched capacitor NMOS low dropout voltage regulator
    Camacho, Daniel
    Gui, Ping
    Moreira, Paulo
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2010, 65 (01) : 141 - 149
  • [22] A capacitor-free CMOS low-dropout regulator for system-on-chip application
    Han, Peng
    Wang, Zhigong
    Xu, Yong
    Li, Wei
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2008, 29 (08): : 1507 - 1510
  • [23] Optimal Design Method for Chip-Area-Efficient CMOS Low-Dropout Regulator
    Ikeda, Sho
    Ito, Hiroyuki
    Ishihara, Noboru
    Masu, Kazuya
    2012 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2012, : 332 - 335
  • [24] Ultra-low-noise low-dropout regulator achieves 6-nV/√Hz noise floor
    Yang, K
    EDN, 2005, 50 (13) : 84 - +
  • [25] Robust Full On-Chip CMOS Low Dropout Voltage Regulator with Active Compensation
    Kamal, Zared
    Hassan, Qjidaa
    Mouhcine, Zouak
    2013 ACS INTERNATIONAL CONFERENCE ON COMPUTER SYSTEMS AND APPLICATIONS (AICCSA), 2013,
  • [26] A CMOS Low-Dropout Regulator with High Power Supply Rejection
    Li, Wenguan
    Yao, Ruohe
    Guo, Lifang
    2009 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC 2009), 2009, : 384 - 387
  • [27] A Capacitor-Free CMOS Low-Dropout Voltage Regulator
    Chen, Chia-Min
    Hung, Chung-Chih
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 2525 - 2528
  • [28] CMOS Low-Dropout Voltage Regulator Design Trends: An Overview
    Sobhan Bhuiyan, Mohammad Arif
    Hossain, Md. Rownak
    Minhad, Khairun Nisa'
    Haque, Fahmida
    Hemel, Mohammad Shahriar Khan
    Md Dawi, Omar
    Ibne Reaz, Mamun Bin
    Ooi, Kelvin J. A.
    ELECTRONICS, 2022, 11 (02)
  • [29] A Fully-On-Chip Analog Low-Dropout Regulator With Negative Charge Pump for Low-Voltage Applications
    Tan, Yi
    Zhan, Chenchang
    Wang, Guanhua
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (08) : 1361 - 1365
  • [30] A CMOS Low-Dropout Regulator With Dominant-Pole Substitution
    Ho, Marco
    Guo, Jianping
    Mak, Kai Ho
    Goh, Wang Ling
    Bu, Shi
    Zheng, Yanqi
    Tang, Xian
    Leung, Ka Nang
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2016, 31 (09) : 6362 - 6371