An 11-bit low power column-parallel single slope ADC with comparator toggle prediction technique for CMOS image sensor

被引:0
|
作者
Shi, Xiaolin [1 ]
Li, Shaomeng [2 ]
Nie, Kaiming [2 ]
机构
[1] Tianjin Univ Commerce, Sch Informat Engn, Tianjin 300134, Peoples R China
[2] Tianjin Univ, Sch Microelect, Tianjin 300072, Peoples R China
关键词
CMOS image sensor; Column-parallel SS ADC; Low power; Digital CDS;
D O I
10.1016/j.mejo.2024.106427
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes an 11-bit low power column-parallel SS ADC with DCDS for CMOS image sensors. The proposed SS ADC reduces the power consumption in three ways. Firstly, using a combination of coarse and fine quantization can reduce power consumption of counter. Secondly, changing the operation state can remove the bit width inverter. Thirdly, the comparator power is reduced by making each column of comparators switch off after the end of the comparison function. The proposed ADC is fabricated in a 110 nm 1P4M CMOS technology and has a DNL of +0.64/-0.54 LSB and an INL of +0.04/-6.7 LSB at a sampling frequency of 29.9 kS/s. The single column SS ADC has the power consumption ranging from 39.6 mu W to 74.87 mu W. Compared with the conventional SS ADC, the minimum and the maximum reduction of the power consumption are 20.1 % and 43.8 %, respectively. The average power saving is 34.5 %.
引用
收藏
页数:10
相关论文
共 50 条
  • [21] A Low-power Column-parallel ΣΔ ADC with Shared OTAs for CMOS Image Sensor in 40-nm Process
    Yao, Wenbo
    Li, Xiaotian
    Zeng, Linghui
    Yang, Tongbei
    Wang, Zhongjie
    Tang, Fang
    2022 6TH INTERNATIONAL CONFERENCE ON IMAGING, SIGNAL PROCESSING AND COMMUNICATIONS, ICISPC, 2022, : 116 - 119
  • [22] Power and area efficient column-parallel ADC architectures for CMOS image sensors
    Snoeij, Martijn F.
    Theuwissen, Albert J. P.
    Huijsing, Johan H.
    Makinwa, Kofi A. A.
    2007 IEEE SENSORS, VOLS 1-3, 2007, : 523 - 526
  • [23] A 10-Bit Column-Parallel Single Slope ADC Based on Two-Step TDC with Error Calibration for CMOS Image Sensors
    Xu, Jiangtao
    Yu, Jing
    Huang, Fujun
    Nie, Kaiming
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (04)
  • [24] A new two-step ΣΔ architecture column-parallel ADC for CMOS image sensor
    Bisiaux, Pierre
    Lelandais-Perrault, Caroline
    Kolar, Anthony
    Benabes, Philippe
    Dos Santos, Filipe Vinci
    2016 29TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI), 2016,
  • [25] A 12-bit compact column-parallel SAR ADC with dynamic power control technique for high-speed CMOS image sensors
    李全良
    刘力源
    韩烨
    曹中祥
    吴南健
    Journal of Semiconductors, 2014, 35 (10) : 136 - 143
  • [26] A 12-bit compact column-parallel SAR ADC with dynamic power control technique for high-speed CMOS image sensors
    Li Quanliang
    Liu Liyuan
    Han Ye
    Cao Zhongxiang
    Wu Nanjian
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (10)
  • [27] A High-Speed Column-Parallel Time-Digital Single-Slope ADC for CMOS Image Sensors
    Lyu, Nan
    Yu, Ning Mei
    Zhang, He Jiu
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2016, E99A (02): : 555 - 559
  • [28] A High-Speed CMOS Image Sensor with Column-Parallel Single Capacitor CDSs and Single-slope ADCs
    Li Quanliang
    Shi Cong
    Wu Nanjian
    INTERNATIONAL SYMPOSIUM ON PHOTOELECTRONIC DETECTION AND IMAGING 2011: ADVANCES IN IMAGING DETECTORS AND APPLICATIONS, 2011, 8194
  • [29] Low-Power Counter for Column-Parallel CMOS Image Sensors
    Kim, Jong-Seok
    Yoon, Jin-O
    Choi, Byong-Deok
    2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 554 - 556
  • [30] A 10-bit column-parallel cyclic ADC for high-speed CMOS image sensors
    Han Ye
    Li Quanliang
    Shi Cong
    Wu Nanjian
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (08)