The Assembly Investigation of a Multichip to PCB Flip-Chip Package Using Cu Pillar Bumps

被引:0
|
作者
Cao, Zhibo [1 ]
Lehmann, Jens [1 ]
Heusdens, Bruno [2 ]
Durmaz, Emre Can [1 ]
Krueger, Patrick [1 ]
Wietstruck, Matthias [1 ]
Herfurth, Norbert [1 ]
Adesunkanmi, Awwal Adeniyi [1 ]
Carta, Corrado [3 ,4 ]
Kaynak, Mehmet [5 ]
机构
[1] IHP Leibniz Inst Innovat Mikroelekt, D-15236 Frankfurt, Germany
[2] Taipro Engn, B-4800 Verviers, Belgium
[3] IHP Leibniz Inst Innovat Mikroelekt, Inst High Frequency & Semicond Syst Technol, Fac Elect Engn & Comp Sci 4, D-15236 Frankfurt, Germany
[4] Tech Univ Berlin, D-10587 Berlin, Germany
[5] Texas Instruments Inc, Kilby Ctr West, Dallas, TX 75243 USA
来源
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY | 2024年 / 14卷 / 09期
关键词
Assembly; Flip-chip devices; Substrates; Bonding; Reflow soldering; Temperature; Standards; Au-Cu thermocompression bonding (TCB); C2 thermocompression bonding; Cu pillar; flip-chip; low-cost PCB; multichip package; reflow soldering; 5G;
D O I
10.1109/TCPMT.2024.3443599
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This article conducts a comprehensive investigation of the assembly technologies of a Cu pillar-based multichip flip-chip package with low-cost PCB substrates. Such a package is considered as a cost-effective solution for mm-wave broadband applications below 60 GHz. Three main trend flip-chip assembly methods are compared: mass reflow soldering, Cu pillar thermocompression soldering, and Au-Cu thermocompression bonding (TCB). Within these three assembly approaches, both the samples used for assembly and the assembly conditions are systematically compared. Specifically, Cu pillars with and without solder caps, PCB substrates with different solder mask thicknesses, PCB substrates with different glass transition temperatures, and different bonding compression forces are carried out in different assembly approaches. After the assembly, the assembly yield and contact resistance per bump are examined by meander daisy chain resistance measurement and the bonding qualities of both the whole chip and individual bumps are inspected using shear testing and cross sectioning. Findings reveal that reflow soldering offers advantages for high-volume, cost-effective assemblies despite a slightly lower yield, and the Au-Cu TCB exhibits a very high yield with diminished throughput. Whereas, Cu pillar thermocompression soldering does not manifest advantages over the other two approaches. This meticulous investigation enhances the accessibility of the discussed packaging approach, contributing to the groundwork for future technological advancements in this domain.
引用
收藏
页码:1661 / 1669
页数:9
相关论文
共 50 条
  • [31] Fluxonium qubits in a flip-chip package
    Somoroff, Aaron
    Truitt, Patrick
    Weis, Adam
    Bernhardt, Jacob
    Yohannes, Daniel
    Walter, Jason
    Kalashnikov, Konstantin
    Renzullo, Mario
    Mencia, Raymond A.
    Vavilov, Maxim G.
    Manucharyan, Vladimir E.
    Vernik, Igor V.
    Mukhanov, Oleg A.
    PHYSICAL REVIEW APPLIED, 2024, 21 (02)
  • [32] Determination of measurement limit for open solder bumps on a flip-chip package using a laser ultrasonic inspection system
    Erdahl, DS
    Ume, IC
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2006, 29 (01): : 178 - 185
  • [33] A study of the fabrication of flip-chip bumps using dry-film
    Ke, ZT
    Lee, CS
    Shen, KH
    Chang, EY
    2004 SEMICONDUCTOR MANUFACTURING TECHNOLOGY WORKSHOP PROCEEDINGS, 2004, : 75 - 78
  • [34] Finite Element Analysis of Copper Pillar Interconnect Stress of Flip-chip Chip-Scale Package
    Afripin, Amirul
    Carpenter, Burt
    Hauck, Torsten
    2021 22ND INTERNATIONAL CONFERENCE ON THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS (EUROSIME), 2021,
  • [35] Study of electromigration-induced Cu consumption in the flip-chip Sn/Cu solder bumps
    Liu, C. Y.
    Ke, Lin
    Chuang, Y. C.
    Wang, S. J.
    JOURNAL OF APPLIED PHYSICS, 2006, 100 (08)
  • [36] Characteristics of current crowding in flip-chip solder bumps
    Lai, YS
    Kao, CL
    MICROELECTRONICS RELIABILITY, 2006, 46 (5-6) : 915 - 922
  • [37] Flip-chip packaging with micromachined conductive polymer bumps
    Oh, KW
    Ahn, CH
    3RD INTERNATIONAL CONFERENCE ON ADHESIVE JOINING AND COATING TECHNOLOGY IN ELECTRONICS MANUFACTURING 1998, PROCEEDINGS, 1998, : 224 - 228
  • [38] Development of thin flip-chip BGA for package on package
    Suzuki, Yasuhiro
    Kayashima, Yuuji
    Maeda, Takehik
    Matsuura, Yoshihiro
    Sekiguchi, Tomobisa
    Watanabe, Akio
    57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 8 - +
  • [39] Reliability investigations of flip-chip solder bumps on palladium
    Kallmayer, C
    Oppermann, H
    Anhöck, S
    Klein, M
    Kalicki, R
    Aschenbrenner, R
    Reichl, H
    49TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1999 PROCEEDINGS, 1999, : 135 - 140
  • [40] Chip Package Interaction Development of Flip Chip CSP Package with Cu Pillar Bump on Lead for Advanced Node Chip
    Wu, Chung Yen
    Wang, Cheng Hsiao
    Ho, Kai Kuang
    Chen, Kuo Ming
    Kuo, Po Chen
    Yang, Ching Li
    2016 11TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT-IAAC 2016), 2016, : 374 - 377