The Assembly Investigation of a Multichip to PCB Flip-Chip Package Using Cu Pillar Bumps

被引:0
|
作者
Cao, Zhibo [1 ]
Lehmann, Jens [1 ]
Heusdens, Bruno [2 ]
Durmaz, Emre Can [1 ]
Krueger, Patrick [1 ]
Wietstruck, Matthias [1 ]
Herfurth, Norbert [1 ]
Adesunkanmi, Awwal Adeniyi [1 ]
Carta, Corrado [3 ,4 ]
Kaynak, Mehmet [5 ]
机构
[1] IHP Leibniz Inst Innovat Mikroelekt, D-15236 Frankfurt, Germany
[2] Taipro Engn, B-4800 Verviers, Belgium
[3] IHP Leibniz Inst Innovat Mikroelekt, Inst High Frequency & Semicond Syst Technol, Fac Elect Engn & Comp Sci 4, D-15236 Frankfurt, Germany
[4] Tech Univ Berlin, D-10587 Berlin, Germany
[5] Texas Instruments Inc, Kilby Ctr West, Dallas, TX 75243 USA
来源
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY | 2024年 / 14卷 / 09期
关键词
Assembly; Flip-chip devices; Substrates; Bonding; Reflow soldering; Temperature; Standards; Au-Cu thermocompression bonding (TCB); C2 thermocompression bonding; Cu pillar; flip-chip; low-cost PCB; multichip package; reflow soldering; 5G;
D O I
10.1109/TCPMT.2024.3443599
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This article conducts a comprehensive investigation of the assembly technologies of a Cu pillar-based multichip flip-chip package with low-cost PCB substrates. Such a package is considered as a cost-effective solution for mm-wave broadband applications below 60 GHz. Three main trend flip-chip assembly methods are compared: mass reflow soldering, Cu pillar thermocompression soldering, and Au-Cu thermocompression bonding (TCB). Within these three assembly approaches, both the samples used for assembly and the assembly conditions are systematically compared. Specifically, Cu pillars with and without solder caps, PCB substrates with different solder mask thicknesses, PCB substrates with different glass transition temperatures, and different bonding compression forces are carried out in different assembly approaches. After the assembly, the assembly yield and contact resistance per bump are examined by meander daisy chain resistance measurement and the bonding qualities of both the whole chip and individual bumps are inspected using shear testing and cross sectioning. Findings reveal that reflow soldering offers advantages for high-volume, cost-effective assemblies despite a slightly lower yield, and the Au-Cu TCB exhibits a very high yield with diminished throughput. Whereas, Cu pillar thermocompression soldering does not manifest advantages over the other two approaches. This meticulous investigation enhances the accessibility of the discussed packaging approach, contributing to the groundwork for future technological advancements in this domain.
引用
收藏
页码:1661 / 1669
页数:9
相关论文
共 50 条
  • [1] Indium bumps investigation for the flip-chip assembly
    Biktashov, Aidar M.
    Kuzmin, Nikolai B.
    Paulish, Andrei G.
    EDM 2006: 7TH ANNUAL INTERNATIONAL WORKSHOP AND TUTORIALS ON ELECTRON DEVICES AND MATERIALS, PROCEEDINGS, 2006, : 35 - +
  • [2] A MULTICHIP PACKAGE UTILIZING IN-CU FLIP-CHIP BONDING
    YOUMANS, AP
    ROSE, RE
    GREENMAN, WF
    PROCEEDINGS OF THE IEEE, 1969, 57 (09) : 1599 - &
  • [3] Study of Polyimide in Chip Package Interaction for Flip-Chip Cu Pillar Packages
    Wang, Wei
    Zhang, Dingyou
    Sun, Yangyang
    Rae, David
    Zhao, Lily
    Zheng, Jiantao
    Schwarz, Mark
    Shah, Milind
    Syed, Ahmer
    2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 1039 - 1043
  • [4] COMPLIANT BUMPS FOR ADHESIVE FLIP-CHIP ASSEMBLY
    KESWICK, K
    GERMAN, RL
    BREEN, M
    NOLAN, R
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1995, 18 (03): : 503 - 510
  • [5] Reliability of Cu Pillar Bumps for Flip-Chip Packages with Ultra Low-k Dielectrics
    Wang, Yiwei
    Lu, Kuan H.
    Im, Jay
    Ho, Paul S.
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1404 - 1410
  • [6] Investigation of Cu stud bumping for single chip flip-chip assembly
    Klein, M
    Busse, E
    Kaschlun, K
    Oppermann, H
    54TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2004, : 1181 - 1186
  • [7] Evaluation of Cu-bumps with lead-free solders for flip-chip package applications
    Lin, Kung-Liang
    Chang, Edward-Yi
    Shih, Lin-Chi
    MICROELECTRONIC ENGINEERING, 2009, 86 (12) : 2392 - 2395
  • [8] Flip chip assembly on PCB substrates with coined solder bumps
    Nah, JW
    Paik, KW
    Cho, SJ
    Kim, WH
    53RD ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2003 PROCEEDINGS, 2003, : 244 - 249
  • [9] Outperformance of Cu Pillar Flip Chip Bumps in Electromigration Testing
    Labie, Riet
    Dosseul, Franck
    Webers, Tomas
    Winters, Christophe
    Cherman, Vladimir
    Beyne, Eric
    Vandevelde, Bart
    2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 312 - 316
  • [10] D-Band Flip-Chip Packaging with Wafer-Level Cu-pillar Bumps
    Cao, Zhibo
    Stocchi, Matteo
    Wipf, Christian
    Lehmann, Jens
    Li, Lei
    Wipf, Selin Tolunay
    Wietstruck, Matthias
    Carta, Corrado
    Kaynak, Mehmet
    2023 IEEE 32ND CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS, EPEPS, 2023,