New power-efficient flip-flop based on a true single-phase clock and robust to single-node upsets

被引:1
|
作者
Song S. [1 ,2 ]
Kim Y. [1 ,2 ]
机构
[1] School of Electronic and Electrical Engineering, Hongik University, Seoul
[2] School of Electronic and Electrical Engineering, Hongik University, Seoul
基金
新加坡国家研究基金会;
关键词
Fast; Power-efficient; Radiation-hardened by design (RHBD); Single-event transient (SET); Single-event upset (SEU); Single-node upset (SNU); True single-phase clock (TSPC);
D O I
10.5573/IEIESPC.2021.10.2.167
中图分类号
学科分类号
摘要
As the size of technology shrinks, its immunity to the space radiation environment decreases. A single-event transient (SET) induced by radiation can cause permanent damage to devices. Therefore, engineers have been researching radiation-hardened flip-flops or latches that are robust to soft errors. This paper proposes a true-single-phase-clock (TSPC)-based single-node-upset (SNU)-tolerant flip-flop, which is robust to SNUs and even faster than conventional DFFs. This flip-flop consists of two modules of TSPC flip-flops, except for inverters, and a Muller C-element. It has only 22 transistors, which makes it area-efficient. Moreover, the proposed flip-flop uses a TSPC; hence, the clock-to-Q delay is 10% less than the conventional DFF. © 2021 Institute of Electronics and Information Engineers. All rights reserved.
引用
收藏
页码:167 / 175
页数:8
相关论文
共 50 条
  • [41] An Area-Efficient Single-Phase-Clocked and Contention-Free Flip-Flop for Ultra-Low-Voltage Operations
    Yuan, Xue
    Su, Kun
    He, Jingyi
    Xu, Shi
    Li, Jieyu
    He, Weifeng
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [42] High-Speed Low-Power True Single-Phase Clock Dual-Modulus Prescalers
    Chen, Wu-Hsin
    Jung, Byunghoo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (03) : 144 - 148
  • [43] 4.2 GHz 0.81 mW triple-modulus prescaler based on true single-phase clock
    Jiang, Wenjian
    Yu, Fengqi
    ELECTRONICS LETTERS, 2016, 52 (12) : 1007 - +
  • [44] A 0.4-V0.66-fJ/Cycle Retentive True-Single-Phase-Clock 18T Flip-Flop in 28-nm Fully-Depleted SOI CMOS
    Stas, Francois
    Bol, David
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (03) : 935 - 945
  • [45] A low-power high-speed true single-phase clock-based divide-by-2/3 prescaler
    Jiang, Wenjian
    Yu, Fengqi
    Huang, Qinjin
    IEICE ELECTRONICS EXPRESS, 2017, 14 (01): : 1 - 6
  • [46] A Fully Static True-Single-Phase-Clocked Dual-Edge-Triggered Flip-Flop for Near-Threshold Voltage Operation in IoT Applications
    Lee, Yongmin
    Shin, Gicheol
    Lee, Yoonmyung
    IEEE ACCESS, 2020, 8 : 40232 - 40245
  • [47] A 2.4GHz fractional-N PLL with a low-power true single-phase clock prescaler
    Ji, Xincun
    Xia, Xiaojuan
    Wang, Zixuan
    Jin, Leisheng
    IEICE ELECTRONICS EXPRESS, 2017, 14 (08):
  • [48] An Adiabatic Register File Based on Improved CAL Circuits Using Single-Phase Power Clock
    Hu, Jianping
    Zhu, Jiaguo
    Li, Hong
    2010 INTERNATIONAL CONFERENCE ON INNOVATIVE COMPUTING AND COMMUNICATION AND 2010 ASIA-PACIFIC CONFERENCE ON INFORMATION TECHNOLOGY AND OCEAN ENGINEERING: CICC-ITOE 2010, PROCEEDINGS, 2010, : 286 - 289
  • [49] A compact low-power nonvolatile flip-flop using domain-wall-motion-device-based single-ended structure
    Suzuki, Daisuke
    Sakimura, Noboru
    Natsui, Masanori
    Mochizuki, Akira
    Sugibayashi, Tadahiko
    Endoh, Tetsuo
    Ohno, Hideo
    Hanyu, Takahiro
    IEICE ELECTRONICS EXPRESS, 2014, 11 (13):
  • [50] A Novel Low-Power and High-Speed Dual-Modulus Prescaler Based on Extended True Single-Phase Clock Logic
    Jia, Song
    Wang, Ziyi
    Li, Zijin
    Wang, Yuan
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 2751 - 2754