A VLSI design design-synthesis methodology at the transistor layout level

被引:0
|
作者
机构
[1] Bourbakis, Nikolaos G.
[2] Mortazavi, M.
来源
Bourbakis, N.G. | 2005年 / IOS Press卷 / 09期
关键词
Boolean functions - Context free languages - Transistors;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a VLSI design synthesis methodology based on the Geometria language. Geometria is a context-free language, which has the ability of floorplanning, compaction and automated synthesis of functional blocks at various levels of a VLSI integration, starting from the transistor level. The Geometria methodology used in this paper deals with the design synthesis of VLSI circuit layout. More specifically it accepts various user's inputs such as stick diagram, circuit schematics, Boolean expression, netlists, or natural language text expressions, and produces automatically the desirable VLSI layout. One of the major characteristics of Geometria is that it is an automated process for VLSI layout placement and synthesis of blocks at various levels of integration.
引用
收藏
相关论文
共 50 条
  • [41] Digital Circuits Layout Design using Transistor Sizing
    Priyanka
    Srividya, P.
    Harbin Gongcheng Daxue Xuebao/Journal of Harbin Engineering University, 2023, 44 (10): : 31 - 36
  • [42] DESIGN METHODOLOGY AND CAD TOOLS FOR FULL-CUSTOM VLSI DESIGN
    DANNEELS, JM
    GUEBELS, PP
    RAHIER, MC
    ELECTRICAL COMMUNICATION, 1986, 60 (3-4): : 196 - 206
  • [43] Programmable-logic primer highlights Altera design-synthesis tools
    Dipert, B
    EDN, 1997, 42 (21) : 20 - 20
  • [44] Level-by-level flowsheet synthesis methodology for thermal system design
    Manninen, J
    Zhu, XX
    AICHE JOURNAL, 2001, 47 (01) : 142 - 159
  • [45] CHAMP - CHIP FLOOR PLAN FOR HIERARCHICAL VLSI LAYOUT DESIGN
    UEDA, K
    KITAZAWA, H
    HARADA, I
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1985, 4 (01) : 12 - 22
  • [46] MODULE DESIGN FOR VLSI - HEURISTICS TO OPTIMIZE LAYOUT TOPOLOGY.
    Schmitt, F.J.
    1600, (20): : 1 - 3
  • [47] Equidistance routing in high-speed VLSI layout design
    Kubo, Y
    Miyashita, H
    Kajitani, Y
    Tateishi, K
    INTEGRATION-THE VLSI JOURNAL, 2005, 38 (03) : 439 - 449
  • [48] A Fuzzified Approach Towards Global Routing in VLSI Layout Design
    Roy, Debashri
    Ghosal, Prasun
    2013 IEEE INTERNATIONAL CONFERENCE ON FUZZY SYSTEMS (FUZZ - IEEE 2013), 2013,
  • [49] A NEW METHOD FOR COMPACTION-BASED VLSI LAYOUT DESIGN
    ISHIKAWA, M
    MATSUDA, T
    YOSHIMURA, T
    GOTO, S
    NEC RESEARCH & DEVELOPMENT, 1988, (89): : 46 - 58
  • [50] EMBEDDING GRAPHS IN BOOKS - A LAYOUT PROBLEM WITH APPLICATIONS TO VLSI DESIGN
    CHUNG, FRK
    LEIGHTON, FT
    ROSENBERG, AL
    SIAM JOURNAL ON ALGEBRAIC AND DISCRETE METHODS, 1987, 8 (01): : 33 - 58