A VLSI design design-synthesis methodology at the transistor layout level

被引:0
|
作者
机构
[1] Bourbakis, Nikolaos G.
[2] Mortazavi, M.
来源
Bourbakis, N.G. | 2005年 / IOS Press卷 / 09期
关键词
Boolean functions - Context free languages - Transistors;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a VLSI design synthesis methodology based on the Geometria language. Geometria is a context-free language, which has the ability of floorplanning, compaction and automated synthesis of functional blocks at various levels of a VLSI integration, starting from the transistor level. The Geometria methodology used in this paper deals with the design synthesis of VLSI circuit layout. More specifically it accepts various user's inputs such as stick diagram, circuit schematics, Boolean expression, netlists, or natural language text expressions, and produces automatically the desirable VLSI layout. One of the major characteristics of Geometria is that it is an automated process for VLSI layout placement and synthesis of blocks at various levels of integration.
引用
收藏
相关论文
共 50 条
  • [1] A VLSI DESIGN DESIGN-SYNTHESIS METHODOLOGY AT THE TRANSISTOR LAYOUT LEVEL
    Bourbakis, Nikolaos
    Mortazavi, M.
    JOURNAL OF INTEGRATED DESIGN & PROCESS SCIENCE, 2005, 9 (03) : 63 - 85
  • [2] Low level dependent design methodology for high level VLSI design
    Bian, Ji-Nian
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design & Computer Graphics, 2000, 12 (11): : 827 - 829
  • [3] A METHODOLOGY AND DESIGN TOOLS TO SUPPORT SYSTEM-LEVEL VLSI DESIGN
    KUCUKCAKAR, K
    PARKER, AC
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1995, 3 (03) : 355 - 369
  • [4] Layout algorithms for VLSI design
    Lapaugh, AS
    ACM COMPUTING SURVEYS, 1996, 28 (01) : 59 - 61
  • [5] Design methodology and practice of VLSI functional test synthesis
    Hudec, J
    ITI 2001: PROCEEDINGS OF THE 23RD INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY INTERFACES, 2001, : 461 - 466
  • [6] AN EXPERT SYSTEM FOR VLSI LAYOUT DESIGN
    FARAHAT, H
    ELDESSOUKI, A
    MAHMOUD, MY
    ELSIMARY, H
    IEEE INTERNATIONAL CONFERENCE ON SYSTEMS ENGINEERING ///, 1989, : 529 - 532
  • [7] LAYOUT AID FOR THE DESIGN OF VLSI CIRCUITS
    AUERBACH, RA
    LIN, BW
    ELSAYED, EA
    COMPUTER-AIDED DESIGN, 1981, 13 (05) : 271 - 276
  • [8] RESEARCH IN DESIGN AUTOMATION FOR VLSI LAYOUT
    KOZAWA, T
    TERAI, H
    IEEE DESIGN & TEST OF COMPUTERS, 1985, 2 (05): : 43 - 53
  • [9] Methodology for MMIC layout design
    Correra, Fatima Salete
    Tolezani, Eduardo Amato
    Journal of Microwaves and Optoelectronics, 2007, 6 (01): : 17 - 27
  • [10] OPTIMAL PLACEMENT FOR HIERARCHICAL VLSI LAYOUT DESIGN
    MIR, M
    IMAM, MH
    MICROPROCESSING AND MICROPROGRAMMING, 1989, 25 (1-5): : 177 - 182