Hardware-oriented rate control algorithm for JPEG2000 and its VLSI architecture design

被引:0
|
作者
Lei, Jie [1 ]
Kong, Fan-Qiang [1 ]
Wu, Cheng-Ke [1 ]
Li, Yun-Song [1 ]
机构
[1] State Key Lab. of Integrated Service Networks, Xidian Univ., Xi'an 710071, China
来源
Xi'an Dianzi Keji Daxue Xuebao/Journal of Xidian University | 2008年 / 35卷 / 04期
关键词
Codes (symbols) - VLSI circuits - Image coding - Image compression - Wavelet transforms - Memory architecture - Signal distortion - Computational efficiency - Electric distortion - Integrated circuit design - Timing circuits;
D O I
暂无
中图分类号
学科分类号
摘要
For the purpose of decreasing the quantity of operation and reducing the size of memory, a new rate control algorithm for JPEG2000 is proposed utilizing the rate pre-allocation method, the VLSI architecture design of which is given as well. After wavelet transform and quantification on the original image, a prediction module is introduced to estimate the entropy of the EBCOT code block within the available bit-plane, and then the proportion between the estimate entropy of each code block and the summation estimate entropy of all code blocks is used to allocate the rate for each code block. EBCOT coder truncates the code stream according to the allocated rate, and thus the operation time consumed by the T1 coder is reduced. After coded by the T1 coder, each code block can be packed to the output, with no need for computing the rate-distortion slope and completing the rate-distortion optimization truncation. Experimental results show that the proposed algorithm can efficiently reduce the cost of computation and memory usage, and that it is most suitable for hardware implementation.
引用
收藏
页码:645 / 649
相关论文
共 50 条
  • [11] VLSI Architecture for MQ coder in JPEG2000
    Ramulu, G.
    Kumar, A. T. Rajesh
    Rao, A. Sarveswara
    Chandra, S. Sharath
    Gopal, M. Madana
    2012 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2012, : 106 - 110
  • [12] Hardware-Oriented Adaptive Multi-resolution Motion Estimation Algorithm and Its VLSI Architecture
    Xiang, Guoqing
    Jia, Huizhu
    Liu, Jie
    Li, Yuan
    Xie, Xiaodong
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 2194 - 2197
  • [13] A Novel Hardware-Oriented Stereo Matching Algorithm and Its Architecture Design in FPGA
    Li, Yanzhe
    Huang, Kai
    Claesen, Luc
    VLSI-SOC: SYSTEM-ON-CHIP IN THE NANOSCALE ERA - DESIGN, VERIFICATION AND RELIABILITY, 2017, 508 : 213 - 232
  • [14] A new fast rate control algorithm for JPEG2000
    Wu Zongze
    INTERNATIONAL JOURNAL OF MODELLING IDENTIFICATION AND CONTROL, 2006, 1 (03) : 159 - 163
  • [15] Prediction based JPEG2000 rate control algorithm
    Zhao, Binjie
    Cui, Huijuan
    Tang, Kun
    Qinghua Daxue Xuebao/Journal of Tsinghua University, 2010, 50 (01): : 125 - 128
  • [16] A new fast rate control algorithm for JPEG2000
    Wu Zongze
    Zheng Nanning
    PROCEEDINGS OF THE 24TH CHINESE CONTROL CONFERENCE, VOLS 1 AND 2, 2005, : 1759 - 1764
  • [17] JPEG2000 encoder architecture design with fast EBCOT algorithm
    Tsai, TH
    Tsai, AT
    2005 IEEE VLSI-TSA INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION & TEST (VLSI-TSA-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 279 - 282
  • [18] A High-Throughput VLSI Architecture Design of Arithmetic Encoder in JPEG2000
    Zhixiong Di
    Yue Hao
    Jiangyi Shi
    Peijun Ma
    Journal of Signal Processing Systems, 2015, 81 : 227 - 247
  • [19] A High-Throughput VLSI Architecture Design of Arithmetic Encoder in JPEG2000
    Di, Zhixiong
    Hao, Yue
    Shi, Jiangyi
    Ma, Peijun
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2015, 81 (02): : 227 - 247
  • [20] A Highly Efficient Rate Control Algorithm for JPEG2000 Images
    Chen, Xiao
    Xu, Xiaoqing
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2013, 59 (03) : 587 - 591