A Third-order Noise-shaping SAR ADC using PVT-insensitive Voltage-time-voltage Converter and Mismatch-Shaping

被引:0
|
作者
Park, Sung-Hyun [1 ]
Park, Sang-Gyu [1 ]
机构
[1] Hanyang Univ, Dept Elect Engn, Seoul 04763, South Korea
关键词
16;
D O I
10.5573/JSTS.2024.24.4.332
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
paper presents a third-order noiseshaping successive approximation register (SAR) analog-to-digital converter (ADC) with a processvoltage-temperature (PVT)-insensitive voltage-timevoltage (V-T-V) converter and mismatch shaping for achieve third-order noise shaping, the error feedback (EF) structure and cascade of integrators with feedforwards (CIFF) structure were cascaded. The amplifier used in EF and CIFF is a V-T-V converter which is insensitive to PVT variation. To implement mismatch shaping, one more CDAC is used to generate residue voltage with data-weighted averaging. The proposed ADC was designed with a 28-nm CMOS process with 1-V power supply. The SPICE simulation results show that the designed ADC has signal-to-noise and distortion ratio (SNDR) of 82.7 dB and power consumption of 435 mu W, when operated with a sampling rate of 40-MS/s and oversampling ratio of 10, resulting in a Schreier figure-ofmerit (FoM) of 179.4 dB.
引用
收藏
页码:332 / 342
页数:11
相关论文
共 39 条
  • [21] A Second-Order Noise-Shaping Time-to-Digital Converter Using Switched-Ring Oscillator
    Atef, Mohamed
    El-Nozahi, Mohamed
    Hegazi, Emad
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 1822 - 1825
  • [22] 1-1-1 MASH ΔΣ Time-to-Digital Converters With 6 ps Resolution and Third-Order Noise-Shaping
    Cao, Ying
    De Cock, Wouter
    Steyaert, Michiel
    Leroux, Paul
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (09) : 2093 - 2106
  • [23] A 13.8-ENOB Fully Dynamic Third-Order Noise-Shaping SAR ADC in a Single-Amplifier EF-CIFF Structure With Hardware-Reusing kT/C Noise Cancellation
    Wang, Tzu-Han
    Wu, Ruowei
    Gupta, Vasu
    Tang, Xiyuan
    Li, Shaolan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (12) : 3668 - 3680
  • [24] A 90-dB-SNDR Calibration-Free Fully Passive Noise-Shaping SAR ADC With 4x Passive Gain and Second-Order DAC Mismatch Error Shaping
    Liu, Jiaxin
    Wang, Xing
    Gao, Zijie
    Zhan, Mingtao
    Tang, Xiyuan
    Hsu, Chen-Kai
    Sun, Nan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (11) : 3412 - 3423
  • [25] An 81.6 dB SNDR 15.625 MHz BW Third-Order CT SDM With a True Time-Interleaving Noise-Shaping Quantizer
    Lee, Seungjong
    Kang, Taewook
    Song, Seungheun
    Kwon, Kyumin
    Flynn, Michael P.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (04) : 929 - 938
  • [26] Digital Fractional-N PLLs Based on a Continuous-Time Third-Order Noise-Shaping Time-to-Digital Converter for a 240-GHz FMCW Radar System
    Dayanik, Mehmet Batuhan
    Flynn, Michael P.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (06) : 1719 - 1730
  • [27] A 13-ENOB Second-Order Noise-Shaping SAR ADC Realizing Optimized NTF Zeros Using the Error-Feedback Structure
    Li, Shaolan
    Qiao, Bo
    Gandara, Miguel
    Pan, David Z.
    Sun, Nan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (12) : 3484 - 3496
  • [28] An opamp-free second-order noise-shaping SAR ADC with 4x passive gain using capacitive charge pump
    Yi, Pinyun
    Zhu, Zhangming
    Li, Dengquan
    Fang, Liang
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 105 (01) : 125 - 133
  • [29] A 1 GS/s Reconfigurable BW 2nd-Order Noise-Shaping Hybrid Voltage-Time Two-Step ADC Achieving 170.9 dB FoMS
    Lyu, Yifan
    Tavernier, Filip
    2020 IEEE SYMPOSIUM ON VLSI CIRCUITS, 2020,
  • [30] A Time-Domain 147fsrms 2.5-MHz Bandwidth Two-Step Flash-MASH 1-1-1 Time-to-Digital Converter With Third-Order Noise-Shaping and Mismatch Correction
    Wu, Ying
    Lu, Ping
    Staszewski, Robert Bogdan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (08) : 2532 - 2545