Energy efficient multi-core processing

被引:0
|
作者
Leech, Charles [1 ]
Kazmierski, Tom J. [1 ]
机构
[1] Leech, Charles
[2] Kazmierski, Tom J.
来源
| 1600年 / University of Banja Luka, Faculty of Electrical Engineering卷 / 18期
基金
英国工程与自然科学研究理事会;
关键词
Electric power supplies to apparatus - Image coding - Integrated circuit design - Computer architecture - Embedded systems - Energy efficiency;
D O I
10.7251/ELS1418003L
中图分类号
学科分类号
摘要
This paper evaluates the present state of the art of energy-efficient embedded processor design techniques and demonstrates, how small, variable-architecture embedded processors may exploit a run-time minimal architectural synthesis technique to achieve greater energy and area efficiency whilst maintaining performance. The picoMIPS architecture is presented, inspired by the MIPS, as an example of a minimal and energy efficient processor. The picoMIPS is a variablearchitecture RISC microprocessor with an application-specific minimised instruction set. Each implementation will contain only the necessary datapath elements in order to maximise area efficiency. Due to the relationship between logic gate count and power consumption, energy efficiency is also maximised in the processor therefore the system is designed to perform a specific task in the most efficient processor-based form. The principles of the picoMIPS processor are illustrated with an example of the discrete cosine transform (DCT) and inverse DCT (IDCT) algorithms implemented in a multi-core context to demonstrate the concept of minimal architecture synthesis and how it can be used to produce an application specific, energy efficient processor.
引用
收藏
页码:3 / 10
相关论文
共 50 条
  • [21] Hybridization of Metaheuristics Based Energy Efficient Scheduling Algorithm for Multi-Core Systems
    Justus, J. Jean
    Sakthi, U.
    Priyadarshini, K.
    Thiyaneswaran, B.
    Alajmi, Masoud
    Obayya, Marwa
    Hamza, Manar Ahmed
    COMPUTER SYSTEMS SCIENCE AND ENGINEERING, 2023, 44 (01): : 205 - 219
  • [22] Fairness-Aware Energy Efficient Scheduling on Heterogeneous Multi-Core Processors
    Salami, Bagher
    Noori, Hamid
    Naghibzadeh, Mahmoud
    IEEE TRANSACTIONS ON COMPUTERS, 2021, 70 (01) : 72 - 82
  • [23] PEPS: predictive energy-efficient parallel scheduler for multi-core processors
    Maghsoud, Zeinab
    Noori, Hamid
    Pour Mozaffari, Saadat
    JOURNAL OF SUPERCOMPUTING, 2021, 77 (07): : 6566 - 6585
  • [24] Energy Efficient Image/Video Data Transmission on Commercial Multi-Core Processors
    Lee, Sungju
    Kim, Heegon
    Chung, Yongwha
    Park, Daihee
    SENSORS, 2012, 12 (11) : 14647 - 14670
  • [25] Energy Efficient Real Time Scheduling on Multi-core Processor with Voltage Islands
    Digalwar, Mayuri
    Gahukar, Praveen
    Mohan, Sudeept
    2018 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2018, : 1245 - 1251
  • [26] Restricting Writes for Energy-Efficient Hybrid Cache in Multi-Core Architectures
    Agarwal, Sukarn
    Kapoor, Hemangee K.
    2016 IFIP/IEEE INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2016,
  • [27] PEPS: predictive energy-efficient parallel scheduler for multi-core processors
    Zeinab Maghsoud
    Hamid Noori
    Saadat Pour Mozaffari
    The Journal of Supercomputing, 2021, 77 : 6566 - 6585
  • [28] An Efficient Implementation of PSRS for Multi-core Systems
    He Songsong
    Gu Naijie
    Weng Yuping
    Ning Lanfang
    2011 INTERNATIONAL CONFERENCE ON ELECTRONICS, COMMUNICATIONS AND CONTROL (ICECC), 2011, : 136 - 139
  • [29] A Synchronization-Based Hybrid-Memory Multi-Core Architecture for Energy-Efficient Biomedical Signal Processing
    Braojos, Ruben
    Bortolotti, Daniele
    Bartolini, Andrea
    Ansaloni, Giovanni
    Benini, Luca
    Atienza, David
    IEEE TRANSACTIONS ON COMPUTERS, 2017, 66 (04) : 575 - 585
  • [30] Software-cooperative power-efficient heterogeneous multi-core for media processing
    Shikano, Hiroaki
    Ito, Masaki
    Uchiyama, Kunio
    Odaka, Toshihiko
    Hayashi, Akihiro
    Masuura, Takeshi
    Mase, Masayoshi
    Shirako, Jun
    Wada, Yasutaka
    Kimura, Keiji
    Kasahara, Hironori
    2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 712 - +