Fully-depleted SOI CMOS devices and circuits

被引:0
|
作者
Sun, Hai-Feng [1 ]
Liu, Xin-Yu [1 ]
Hai, Chao-He [1 ]
机构
[1] R and D Cent. of Microelectron., Chinese Acad. of Sci., Beijing 100029, China
关键词
Circuit theory - Electric breakdown - Polysilicon - Semiconductor devices - Threshold voltage;
D O I
暂无
中图分类号
学科分类号
摘要
CMOS transistors are fabricated on fully-depleted, ultrathin (70nm) Silicon-on-Insulator (SOI) films. NMOS devices have a P+-polysilicon gate, while PMOS devices have an N+-polysilicon gate. It makes the threshold voltage close to 0.7V with a light channel doping. A new technique i.e., preamorphization implantation (PAI) with heavy ions of germanium(Ge), is applied to 0.8μm CMOS/SOI devices in order to reduce the series resistance in the source and drain regions so as to prevent the voids from forming. In this way, the sheet resistance of the silicided SOI layer approximates 5.2Ω/. The minimum ring-oscillator delay was measured as 45ps per stage.
引用
收藏
页码:947 / 950
相关论文
共 50 条
  • [1] Fully-depleted SOI CMOS for analog applications
    Colinge, JP
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1998, 45 (05) : 1010 - 1016
  • [2] Thermal Effects in Fully-Depleted SOI Devices
    Wang, Ziyi
    Vasileska, Dragica
    Soares, Caroline S.
    Wirth, Gilson
    Villanueva, Jairo Mendez
    Pavanello, Marcelo A.
    Povolotskyi, Michael
    2023 IEEE LATIN AMERICAN ELECTRON DEVICES CONFERENCE, LAEDC, 2023,
  • [3] Strain Engineering for Fully-Depleted SOI Devices
    Khakifirooz, Ali
    Kulkarni, Pranita
    Bedell, Stephen
    Cheng, Kangguo
    Sadana, Devendra
    Doris, Bruce
    Shahidi, Ghavam
    SIGE, GE, AND RELATED COMPOUNDS 4: MATERIALS, PROCESSING, AND DEVICES, 2010, 33 (06): : 489 - 499
  • [4] Thin-film fully-depleted SOI CMOS technology, devices and circuits for LVLP analog/digital/microwave applications
    Flandre, D
    Vanhoenacker, D
    CAS'98 PROCEEDINGS - 1998 INTERNATIONAL SEMICONDUCTOR CONFERENCE, 21ST EDITION, VOLS 1 AND 2, 1998, : 115 - 124
  • [5] Thin silicide development for fully-depleted SOI CMOS technology
    Liu, HI
    Burns, JA
    Keast, CL
    Wyatt, PW
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1998, 45 (05) : 1099 - 1104
  • [6] High-performance fully-depleted SOI RF CMOS
    Chen, CL
    Spector, SJ
    Blumgold, RM
    Neidhard, RA
    Beard, WT
    Yost, DR
    Knecht, JM
    Chen, CK
    Fritze, M
    Cerny, CL
    Cook, JA
    Wyatt, PW
    Keast, CL
    IEEE ELECTRON DEVICE LETTERS, 2002, 23 (01) : 52 - 54
  • [7] Fully-depleted SOI devices with elevated source/drain structure
    Lian, J
    Hai, CH
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 287 - 290
  • [8] The era of fully-depleted devices
    Bich-Yen Nguyen
    Mazure, Carlos
    SOLID STATE TECHNOLOGY, 2011, 54 (10) : 12 - 17
  • [9] Fully-depleted SOI process optimization for 60nm CMOS transistors
    Fenouillet-Beranger, C
    Fruleux, F
    Talbot, A
    Tosti, L
    Palla, R
    Cassé, M
    Carriere, N
    Grouillet, A
    Raynaud, C
    Giffard, B
    Skotnicki, T
    2003 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2003, : 31 - 32
  • [10] Compact SOI model for fully-depleted and partially-depleted 0.25 um SIMOX devices
    BTA Technology, Inc, Santa Clara, United States
    IEEE Int Conf Microelectron Test Struct, (222-226):