Design of a low-power 10-Bit 250-kS/s SAR ADC for neural recording applications

被引:0
|
作者
Nguyen T.N. [1 ]
Cha H.-K. [1 ]
机构
[1] Department of Electrical and Information Engineering, Seoul National University of Science and Technology, Seoul
基金
新加坡国家研究基金会;
关键词
Asynchronous logic; Biomedical device; Low-power; Neural recording system; SAR ADC;
D O I
10.5573/IEIESPC.2021.10.1.067
中图分类号
学科分类号
摘要
This paper presents a low-power 10-bit successive approximation register (SAR) analog-to-digital converter (ADC) for neural recording applications. The proposed SAR ADC uses a modified VCM-based switching scheme to reduce the switching power. In addition, asynchronous SAR logic operation is used to avoid using any internal high-speed clock generator. A calibration technique was realized for the comparator offset to enhance the accuracy of the SAR ADC. The ADC was designed using a standard 180-nm CMOS process, and its core area occupies only 0.15 mm2. It operates at 250 kS/s with a 1-V supply voltage and consumes 4.2 μW. An ENOB of 9.72 and FoM of 19.92 fJ/conv-step were also achieved. © 2021 The Institute of Electronics and Information Engineers
引用
收藏
页码:67 / 73
页数:6
相关论文
共 50 条
  • [31] A 160 nW 25 kS/s 9-bit SAR ADC for neural signal recording applications
    Anh Tuan Do
    Lam, Chun Kit
    Tan, Yung Sern
    Yeo, Kiat Seng
    Cheong, Jia Hao
    Zou, Xiaodan
    Yao, Lei
    Cheng, Kuang Wei
    Je, Minkyu
    2012 IEEE 10TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2012, : 525 - 528
  • [32] A 76nW, 4kS/s 10-bit SAR ADC with offset cancellation for biomedical applications
    Delgado-Restituto, Manuel
    Carrasco-Robles, Manuel
    Fiorelli, Rafaella
    Gines-Arteaga, Antonio J.
    Rodriguez-Vazquez, Angel
    2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 421 - 424
  • [33] A 1-μW 10-bit 200-kS/s SAR ADC With a Bypass Window for Biomedical Applications
    Huang, Guan-Ying
    Chang, Soon-Jyh
    Liu, Chun-Cheng
    Lin, Ying-Zu
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (11) : 2783 - 2795
  • [34] A low-power 10-bit 0.01-to-12-MS/s asynchronous SAR ADC in 65-nm CMOS
    Arthur Lombardi Campos
    João Navarro
    Maximiliam Luppe
    Eduardo Rodrigues de Lima
    Analog Integrated Circuits and Signal Processing, 2021, 106 : 321 - 337
  • [35] A 10-bit pipelined ADC for high speed, low power applications
    Dong, SC
    Carlson, BS
    THIRTY-FIRST ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 1998, : 744 - 748
  • [36] A low-power 16-bit 500 kS/s ADC
    Guo, HD
    Rector, DM
    La Rue, GS
    2005 IEEE Workshop on Microelectronics and Electron Devices, 2005, : 84 - 87
  • [37] A low-power 10-bit 0.01-to-12-MS/s asynchronous SAR ADC in 65-nm CMOS
    Campos, Arthur Lombardi
    Navarro, Joao
    Luppe, Maximiliam
    de Lima, Eduardo Rodrigues
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 106 (01) : 321 - 337
  • [38] A Low Energy Consumption 10-Bit 100kS/s SAR ADC with Timing Control Adaptive Window
    Kung, Chih-Yuan
    Huang, Chun-Po
    Li, Chia-Chuan
    Chang, Soon-Jyh
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [39] Design and Implementation of A Rail-to-Rail 460-kS/s 10-bit SAR ADC for the Power-Efficient Capacitance Measurement
    Wang, Shenjie
    Dehollain, Catherine
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2015, 64 (04) : 888 - 901
  • [40] DESIGN OF A 10-BIT 100MSPS SAR ADC
    Li, Chaorun
    Wang, Junwei
    Cheng, Qianxi
    Wang, Xinan
    Zhang, Xing
    CONFERENCE OF SCIENCE & TECHNOLOGY FOR INTEGRATED CIRCUITS, 2024 CSTIC, 2024,