Methodology for Characterizing Degradation Locations of Planar and Trench Gate SiC Power Mosfets Under Repetitive Short-Circuit Stress

被引:2
|
作者
Yang, Yi [1 ]
Yang, Mingchao [1 ]
Gu, Zhaoyuan [1 ]
Yang, Songquan [1 ]
Han, Chuanyu [1 ]
Liu, Weihua [1 ]
Geng, Li [1 ]
Hao, Yue [2 ]
机构
[1] Xi An Jiao Tong Univ, Sch Elect & Informat Engn, Dept Microelect, Xian 710049, Peoples R China
[2] Xidian Univ, Sch Microelect, Xian 710071, Peoples R China
基金
中国国家自然科学基金;
关键词
MOSFET; Degradation; Logic gates; Silicon carbide; Stress; Insulated gate bipolar transistors; Switches; Degradation location; reliability; short-circuit (SC); traps; LEVEL TRANSIENT SPECTROSCOPY; BORDER TRAPS; CAPABILITY; RELIABILITY; INSTABILITY; ROBUSTNESS; RUGGEDNESS; DEPENDENCE; INTERFACE; ISSUES;
D O I
10.1109/TPEL.2024.3426995
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Degradation of SiC power mosfets under repetitive short-circuit (SC) stress is significant to the reliability of the power systems. A deep level transient spectrum method together with split C-V method to split the trap characteristics of the SiC mosfets is proposed. The degradation details of different locations in SiC planar gate (PG) and trench gate (TG) mosfets are comprehensively studied in this article. Thus, a criterion is provided to guide the SC degradation from the aspect of traps. The main degradation of the channel region is the increase of border traps for PG mosfet and newly generated interface traps for TG mosfet. The interface traps domain the degradation in the JFET region for both devices. The degradations of gate oxide for both devices affect the channel and JFET regions especially in the first set of SC cycles. The degradation of body diode is mainly influenced by hole traps in PG mosfet, but by electron traps first then hole traps newly generated in TG mosfet. Finally, the degradation locations of PG and TG mosfets are effectively characterized. It is the first time to use the trap measurement method to separate the different degradation in every part of the devices in detail. The method proposed in this article can better reflect the failure mechanisms related to dynamics and evaluate the operation of devices effectively, which provides very useful guidance for the reliability design and utilization of SiC mosfets.
引用
收藏
页码:15056 / 15069
页数:14
相关论文
共 50 条
  • [21] Short-circuit Failure Mechanism of SiC Power MOSFETs
    Romano, G.
    Maresca, L.
    Riccio, M.
    d'Alessandro, V.
    Breglio, G.
    Irace, A.
    Fayyaz, A.
    Castellazzi, A.
    2015 IEEE 27TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES & IC'S (ISPSD), 2015, : 345 - 348
  • [22] Investigation on safe-operating-area degradation and failure modes of SiC MOSFETs under repetitive short-circuit conditions
    Zhang Z.
    Liang L.
    Fei H.
    Power Electronic Devices and Components, 2023, 4
  • [23] Investigations on the Degradation of 1.2-kV 4H-SiC MOSFETs Under Repetitive Short-Circuit Tests
    Zhou, Xintian
    Su, Hongyuan
    Wang, Yan
    Yue, Ruifeng
    Dai, Gang
    Li, Juntao
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (11) : 4346 - 4351
  • [24] Test Methodology for Short-Circuit Assessment and Safe Operation Identification for Power SiC MOSFETs
    Oliveira, Joao
    Reynes, Jean-Michel
    Morel, Herve
    Frey, Pascal
    Perrotin, Olivier
    Allirand, Laurence
    Azzopardi, Stephane
    Piton, Michel
    Coccetti, Fabio
    ENERGIES, 2024, 17 (21)
  • [25] Gate oxide degradation of SiC MOSFET under short-circuit aging tests
    Mbarek, S.
    Fouquet, F.
    Dherbecourt, P.
    Masmoudi, M.
    Latry, O.
    MICROELECTRONICS RELIABILITY, 2016, 64 : 415 - 418
  • [26] Degradation Assessment of SiC MOSFETs under the Repetitive Short Circuit Ageing with Different Gate-Source Voltage Bias
    Li, Yuan
    Zhao, Yuanfu
    Huang, Alex Q.
    Zhang, Liqi
    2020 IEEE 21ST WORKSHOP ON CONTROL AND MODELING FOR POWER ELECTRONICS (COMPEL), 2020, : 247 - 252
  • [27] Comparison of Short Circuit Failure Modes in SiC Planar MOSFETs, SiC Trench MOSFETs and SiC Cascode JFETs
    Bashar, Erfan
    Wu, Ruizhu
    Agbo, Nereus
    Mendy, Simon
    Jahdi, Saeed
    Gonzalez, Jose-Ortiz
    Alatise, Olayiwola
    2021 IEEE 8TH WORKSHOP ON WIDE BANDGAP POWER DEVICES AND APPLICATIONS (WIPDA), 2021, : 384 - 388
  • [28] Impact of Intrinsic Parameter Dispersion on Short-Circuit Reliability of Parallel-Connected Planar and Trench SiC MOSFETs
    Yu, Renze
    Jahdi, Saeed
    Mellor, Phil
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2024, 71 (12) : 15599 - 15609
  • [29] Gate leakage-current analysis and modelling of planar and trench power SiC MOSFET devices in extreme short-circuit operation
    Boige, F.
    Richardeau, F.
    MICROELECTRONICS RELIABILITY, 2017, 76 : 532 - 538
  • [30] Degradation mechanism analysis for SiC power MOSFETs under repetitive power cycling stress
    Rao, Yunliang
    Chen, Yuan
    He, Zhiyuan
    Chen, Yiqiang
    Liu, Chang
    Xu, Xinbing
    Liu, Yang
    Lu, Guoguang
    JOURNAL OF PHYSICS D-APPLIED PHYSICS, 2022, 55 (09)