Defect Engineering for Enhanced Silicon Radiofrequency Substrates

被引:0
|
作者
Perrose, Martin [1 ]
Baron, Yoann [1 ]
Lefaucher, Baptiste [2 ]
Alba, Pablo Acosta [1 ]
Raskin, Jean-Pierre [3 ]
机构
[1] Univ Grenoble Alpes, CEA LETI, MINATEC Campus, F-38000 Grenoble, France
[2] Univ Grenoble Alpes, PHELIQS, CEA IRIG, Grenoble INP, F-38000 Grenoble, France
[3] Catholic Univ Louvain, ICTEAM, B-1348 Louvain La Neuve, Belgium
关键词
ion implantation; photoluminescence; radiofrequency; silicon-on-insulator; trap-rich layers; ON-INSULATOR;
D O I
10.1002/pssa.202400215
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Herein, high-resistivity silicon substrates with specific He+ ion implantations to mitigate the parasitic surface conduction effect are studied. Several postimplantation thermal annealing conditions are investigated. Substrate performance is assessed at radiofrequencies (RFs) using the small-signal characterization of coplanar waveguides (CPW) structures. The best effective resistivity (rho eff) of 4 k Omega cm is achieved with the wafer annealed at 600 degrees C for 2 h. This rho eff value is also stable as a function of DC bias applied to the CPWs. Those high RF performances originate from the nature of the defects created by ion implantation. Defects are deeply analyzed using spectroscopy measurement and scanning transmission electron microscopy. Combining these measurements, it is shown that {311} defects are probably responsible for the achieved high RF performances. Finally, the link between charge carriers trapping in the RF domain and defects nature is discussed to develop a defects engineering strategy for low-loss RF substrates. The proposed fabrication method enables the fabrication of RF passivation layer locally over the wafer, and thus the cointegration of RF devices with fully depleted silicon-on-insulator technology. Herein, high-resistivity silicon substrates with specific He+ ion implantations to mitigate the parasitic surface conduction effect are studied. Several postimplantation thermal annealing conditions are investigated. Boasting radiofrequency (RF) performance is obtained for a postimplantation annealing of 600 degrees C for 2 h. Defects responsible for high RF performance are deeply analyzed using photoluminescence spectroscopy measurement and scanning transmission electron microscopy.image (c) 2024 WILEY-VCH GmbH
引用
收藏
页数:5
相关论文
共 50 条
  • [1] Enhanced and retarded diffusion of arsenic in silicon by point defect engineering
    Kong, Ning
    Banerjee, Sanjay K.
    Kirichenko, Taras A.
    Anderson, Steven G. H.
    Foisy, Mark C.
    APPLIED PHYSICS LETTERS, 2007, 90 (06)
  • [2] Defect engineering for silicon microphotonics
    Agarwal, A
    Foresi, JS
    Giovane, LM
    Liao, L
    Michel, J
    Wada, K
    Kimerling, LC
    PROCEEDINGS OF THE THIRD INTERNATIONAL SYMPOSIUM ON DEFECTS IN SILICON, 1999, 99 (01): : 215 - 224
  • [3] DEFECT CONTROL AND UTILIZATION IN SILICON SUBSTRATES FOR VLSI
    XU, K
    WANG, WL
    SHI, ZL
    LUO, GC
    HE, DZ
    SHAO, HW
    AIP CONFERENCE PROCEEDINGS, 1984, (122) : 145 - 150
  • [4] DEFECT ENGINEERING FOR VLSI EPITAXIAL SILICON
    ROZGONYI, GA
    SALIH, ASM
    RADZIMSKI, Z
    KOLA, RR
    HONEYCUTT, J
    BEAN, KE
    LINDBERG, K
    JOURNAL OF CRYSTAL GROWTH, 1987, 85 (1-2) : 300 - 307
  • [5] Defect engineering for ULSI epitaxial silicon
    (Publ by Elsevier Science Publishers B.V., Amsterdam, Neth):
  • [6] Laser enhanced gettering of silicon substrates
    Chen, Daniel
    Edwards, Matthew
    Wenham, Stuart
    Abbott, Malcolm
    Hallam, Brett
    FRONTIERS IN ENERGY, 2017, 11 (01) : 23 - 31
  • [7] Laser enhanced gettering of silicon substrates
    Daniel Chen
    Matthew Edwards
    Stuart Wenham
    Malcolm Abbott
    Brett Hallam
    Frontiers in Energy, 2017, 11 : 23 - 31
  • [8] Study of porous silicon substrates for the monolithic integration of radiofrequency circuits
    Capelle, Marie
    Billoue, Jerome
    Poveda, Patrick
    Gautier, Gael
    INTERNATIONAL JOURNAL OF MICROWAVE AND WIRELESS TECHNOLOGIES, 2014, 6 (01) : 39 - 43
  • [9] DEFECT ENGINEERING AS AN IMPORTANT FACTOR IN DEVELOPING VLSI SUBSTRATES
    RICHTER, H
    MAI, M
    KIRSCHT, FG
    GAWORZEWSKI, P
    PHYSICA B & C, 1983, 116 (1-3): : 162 - 167
  • [10] Defect Analysis of Silicon-Silicide-on-Insulator Substrates
    Chen, Chao
    Liu, Weili
    Ma, Xiaobo
    Song, Zhitang
    Lin, Chenglu
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2008, 155 (12) : H964 - H966