Performance Comparison of Junctionless FinFET with Nanosheet FET and Device Design Guidelines

被引:0
|
作者
Saini, Sonia [1 ]
Saini, Gaurav [1 ]
机构
[1] NIT Kurukshetra, Dept Elect & Commun Engn, Kurukshetra 136119, Haryana, India
关键词
FinFET; Gate all around (GAA); Junctionless; Nanosheet; Short channel effects (SCE); TRANSISTORS; PARAMETERS;
D O I
10.56042/ijpap.v62i6.7238
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
In this paper, the junctionless Fin Field Effect Transistor (FinFET) and nanosheet Field Effect Transistor (NSFET) with gate length of 12 nm are implemented using the Sentaurus Technology Computer -Aided Design (TCAD) tool. To compare the junctionless FinFET and NSFET, simulations are done at constant threshold voltage. The NSFET outperformed FinFET in terms of current driving capabilities, Subthreshold Swing (SS), Drain Induced Barrier Lowering (DIBL), and intrinsic voltage gain (A V ). Further, the device design guidelines are presented for FinFET and NSFET in terms of geometrical parameters. The simulation indicates that downscaling the gate length from 16 to 8 nm leads to an increase in SS and DIBL by 21 and 68.49 % in FinFET whereas 19 and 70.14 % in nanosheet FET. The height variation of FinFET seems to make the least impact on short channel effects (SCEs) while scaling the thickness of NSFET from 9 to 5 nm improves the DIBL and SS by 61.9 % and 15.54 % respectively. In the case of scaling the width of FinFET from 10 to 5 nm, DIBL and SS increase by 55.4 % and 14 % whereas scaling of nanosheet width from 24 to 12 nm gives 19.44 % and 1.37 % improvement in DIBL and SS, respectively.
引用
收藏
页码:490 / 502
页数:13
相关论文
共 50 条
  • [21] FinFET and Nanowire-FET Device Design and Integration: FEOL Challenges and Solutions
    Gossmann, Hans-Joachim L.
    Colombeau, Benjamin
    Breil, Nicolas
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 148 - 151
  • [22] Emerging device: FINFET, tunnel FET and their applications
    Brinda Bhowmick
    CSI Transactions on ICT, 2019, 7 (3) : 221 - 225
  • [23] Device Performance Prediction of Nanoscale Junctionless FinFET Using MISO Artificial Neural Network
    Rachita Ghoshhajra
    Kalyan Biswas
    Angsuman Sarkar
    Silicon, 2022, 14 : 8141 - 8150
  • [24] Benchmarking of FinFET, Nanosheet, and Nanowire FET Architectures for Future Technology Nodes
    Nagy, Daniel
    Espineira, Gabriel
    Indalecio, Guillermo
    Garcia-Loureiro, Antonio J.
    Kalna, Karol
    Seoane, Natalia
    IEEE ACCESS, 2020, 8 : 53196 - 53202
  • [25] Enhanced Device Performance using Lightly Doped Channel Junctionless Accumulation-Mode FinFET
    Pal, Pankaj Kumar
    Nehra, Dilsukh
    Kaushik, Brajesh Kumar
    Dasgupta, Sudeb
    2015 12TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING/ELECTRONICS, COMPUTER, TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY (ECTI-CON), 2015,
  • [26] The Effect of Gate Stack and High-K Spacer on Device Performance of a Junctionless GAA FinFET
    Kumar, Bhavya
    Kumar, Ajay
    Chaujar, Rishu
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2020), 2020, : 159 - 163
  • [27] Nanotube Junctionless FET: Proposal, Design, and Investigation
    Sahay, Shubham
    Kumar, Mamidala Jagadesh
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (04) : 1851 - 1856
  • [28] Piezoresistive Sensing Performance of Junctionless Nanowire FET
    Singh, Pushpapraj
    Miao, Jianmin
    Pott, Vincent
    Park, Woo-Tae
    Kwong, Dim-Lee
    IEEE ELECTRON DEVICE LETTERS, 2012, 33 (12) : 1759 - 1761
  • [29] Comparison for Performance and Reliability Between Nanowire FET and FinFET versus Technology Node
    Kim, Hyunsuk
    Seo, Youngsoo
    Myong, Il Ho
    Kim, Minsoo
    Kang, Myounggon
    Shin, Hyungcheol
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2017, 17 (10) : 7227 - 7230
  • [30] Impact of ambient temperature and thermal resistance on device performance of junctionless silicon-nanotube FET
    Kumar, Nitish
    Kaushik, Pragyey Kumar
    Gupta, Ankur
    Singh, Pushpapraj
    NANOTECHNOLOGY, 2022, 33 (33)