Performance Comparison of Junctionless FinFET with Nanosheet FET and Device Design Guidelines

被引:0
|
作者
Saini, Sonia [1 ]
Saini, Gaurav [1 ]
机构
[1] NIT Kurukshetra, Dept Elect & Commun Engn, Kurukshetra 136119, Haryana, India
关键词
FinFET; Gate all around (GAA); Junctionless; Nanosheet; Short channel effects (SCE); TRANSISTORS; PARAMETERS;
D O I
10.56042/ijpap.v62i6.7238
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
In this paper, the junctionless Fin Field Effect Transistor (FinFET) and nanosheet Field Effect Transistor (NSFET) with gate length of 12 nm are implemented using the Sentaurus Technology Computer -Aided Design (TCAD) tool. To compare the junctionless FinFET and NSFET, simulations are done at constant threshold voltage. The NSFET outperformed FinFET in terms of current driving capabilities, Subthreshold Swing (SS), Drain Induced Barrier Lowering (DIBL), and intrinsic voltage gain (A V ). Further, the device design guidelines are presented for FinFET and NSFET in terms of geometrical parameters. The simulation indicates that downscaling the gate length from 16 to 8 nm leads to an increase in SS and DIBL by 21 and 68.49 % in FinFET whereas 19 and 70.14 % in nanosheet FET. The height variation of FinFET seems to make the least impact on short channel effects (SCEs) while scaling the thickness of NSFET from 9 to 5 nm improves the DIBL and SS by 61.9 % and 15.54 % respectively. In the case of scaling the width of FinFET from 10 to 5 nm, DIBL and SS increase by 55.4 % and 14 % whereas scaling of nanosheet width from 24 to 12 nm gives 19.44 % and 1.37 % improvement in DIBL and SS, respectively.
引用
收藏
页码:490 / 502
页数:13
相关论文
共 50 条
  • [1] Design and Temperature Assessment of Junctionless Nanosheet FET for Nanoscale Applications
    V. Bharath Sreenivasulu
    Vadthiya Narendar
    Silicon, 2022, 14 : 3823 - 3834
  • [2] Design and Temperature Assessment of Junctionless Nanosheet FET for Nanoscale Applications
    Sreenivasulu, V. Bharath
    Narendar, Vadthiya
    SILICON, 2022, 14 (08) : 3823 - 3834
  • [3] Exploring the Performance of 3-D Nanosheet FET in Inversion and Junctionless Modes: Device and Circuit-Level Analysis and Comparison
    Sreenivasulu, V. Bharath
    Neelam, Aruna Kumari
    Kola, Sekhar Reddy
    Singh, Jawar
    Li, Yiming
    IEEE ACCESS, 2023, 11 : 90421 - 90429
  • [4] Performance Comparison of Nanosheet FET, CombFET, and TreeFET: Device and Circuit Perspective
    Kumari, Neelam Aruna
    Sreenivasulu, V. Bharath
    Vijayvargiya, Vikas
    Upadhyay, Abhishek Kumar
    Ajayan, J.
    Uma, M.
    IEEE ACCESS, 2024, 12 : 9563 - 9571
  • [5] Performance Comparison of Nanosheet FET, CombFET, and TreeFET: Device and Circuit Perspective
    Kumari, Neelam Aruna
    Sreenivasulu, V. Bharath
    Vijayvargiya, Vikas
    Upadhyay, Abhishek Kumar
    Ajayan, J.
    Uma, M.
    IEEE Access, 2024, 12 : 9563 - 9571
  • [6] A single-gate SOI nanosheet junctionless transistor at 10-nm gate length: design guidelines and comparison with the conventional SOI FinFET
    Rassekh, Amin
    Fathipour, Morteza
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2020, 19 (02) : 631 - 639
  • [7] A single-gate SOI nanosheet junctionless transistor at 10-nm gate length: design guidelines and comparison with the conventional SOI FinFET
    Amin Rassekh
    Morteza Fathipour
    Journal of Computational Electronics, 2020, 19 : 631 - 639
  • [8] Performance Estimation of Junctionless FinFET with Graded Channel Design
    Kaundal, Shalu
    Kaushal, Shelia
    Rana, Ashwani K.
    PROCEEDINGS OF 4TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMPUTING AND CONTROL (ISPCC 2K17), 2017, : 373 - 376
  • [9] Design and Performance Analysis of Hybrid SELBOX Junctionless FinFET
    Nelapati, Rajeev Pankaj
    Sivasankaran, K.
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2019, 49 (01): : 25 - 32
  • [10] Inverted 'T' Junctionless FinFET (ITJL FinFET): Performance Estimation through Device Geometry Variation
    Vandana, B.
    Patro, B. S.
    Das, J. K.
    Kaushik, Brajesh Kumar
    Mohapatra, S. K.
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2018, 7 (04) : Q52 - Q59