A Novel TriNet Architecture for Enhanced Analog IC Design Automation

被引:0
|
作者
Chavan, Arunkumar P. [1 ]
Vaidya, Shrish Shrinath [2 ]
Mantrashetti, Sanket M. [2 ]
Dastikopp, Abhishek Gurunath [2 ]
Murthy, Kishan S. [2 ]
Aradhya, H. V. Ravish [2 ]
Pawar, Prakash [3 ]
机构
[1] MMRFIC Technol Pvt Ltd, Bengaluru 560043, India
[2] RV Coll Engn RVCE, Dept Elect & Commun Engn, Bengaluru 560059, India
[3] IIIT Dharwad, Dharwad 580009, India
关键词
Analog circuits; Integrated circuit modeling; Automation; Accuracy; Data models; Design automation; Complexity theory; Amplifier; automation; deep neural networks (DNNs); low-dropout regulator (LDO); TriNet; EMBEDDED DRAM; MEMORY; STORAGE;
D O I
10.1109/TVLSI.2024.3452032
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Analog integrated circuit (IC) design and its automation pose significant challenges due to the time-consuming mathematical computations and complexity of circuit design. Though efforts have been made to automate the analog design flow, the current approach falls short in meeting the exact design requirements and plagued by inaccuracies, highlighting the necessity for a more robust approach capable of accurately predicting circuits. In addition, there is a need for an improved dataset collection technique to enhance the overall performance of the automation process. The power management unit (PMU) is a crucial block in any IC that requires the design of low-dropout regulator (LDO) for which amplifiers are fundamental blocks. This research harnesses the capabilities of deep neural networks (DNNs) to automate essential amplifier blocks, such as the differential amplifier (DiffAmp) and two-stage operational amplifier (OpAmp). In addition, it proposes an automation framework for the higher level circuitry of the LDO. This article introduces a novel "TriNet" architecture designed for various parameters of amplifiers, including gain, bandwidth, and power facilitating precise predictions for DiffAmp and OpAmp, and presents a decoder architecture tailored for LDO. A notable aspect is the development of an efficient technique for acquiring larger datasets in a condensed timeframe. The presented methodologies demonstrate high accuracy rates, achieving 97.3% for DiffAmp and OpAmp circuits and 94.3% for LDO design.
引用
收藏
页码:2046 / 2059
页数:14
相关论文
共 50 条
  • [31] Development of Analog Circuit Design Automation Tool
    Krishnamurthy, Vinitha
    Kim, Bruce
    PROCEEDINGS OF THE IEEE SOUTHEASTCON 2009, TECHNICAL PROCEEDINGS, 2009, : 236 - 241
  • [32] Design of a Computed Tomography Automation Architecture
    Hashem, Nicholas
    Pryor, Mitchell
    Haas, Derek
    Hunter, James
    APPLIED SCIENCES-BASEL, 2021, 11 (06):
  • [33] Analog and mixed-signal IC design and design methodologies
    Fernández, FV
    INTEGRATION-THE VLSI JOURNAL, 2003, 36 (04) : 157 - 159
  • [34] PROCESS ADVANCEMENTS PACE IC DESIGN AUTOMATION.
    Bouhasin, George
    Semiconductor International, 1987, 10 (13) : 64 - 65
  • [35] CALMA BRINGS AUTOMATION TO CUSTOM-IC DESIGN
    MCLEOD, J
    ELECTRONICS, 1987, 60 (19): : 92 - 94
  • [36] An Integrated Tool for Automation of Custom IC Design Flow
    Sharma, Chandan
    2016 INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION CONTROL AND AUTOMATION (ICCUBEA), 2016,
  • [37] IPRAIL - intellectual property reuse-based analog IC layout automation
    Jangkrajarng, N
    Bhattacharya, S
    Hartono, R
    Shi, CJR
    INTEGRATION-THE VLSI JOURNAL, 2003, 36 (04) : 237 - 262
  • [38] Design of a novel analog voltage-based maximum power point tracking control IC
    Zhang, Danyan
    Wu, Xiaobo
    Yan, Xiaolang
    EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 933 - 936
  • [39] Novel configurable analog unit architecture
    Guo, BL
    Zhou, F
    Tong, JR
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 478 - 481
  • [40] Application of symbolic analysis in the industrial analog IC design
    Sommer, R
    Hennig, E
    MODELLING AND SIMULATION 2002, 2002, : 666 - 673