Design and Test of a Time-to-Digital Converter ASIC Based on a Differential Delay Line

被引:1
|
作者
Gao, Jie [1 ]
Yang, Dong-Xu [1 ]
Wang, Jian [1 ]
Qu, Wen-Qing [1 ]
Jiang, Wei-Jie [1 ]
Feng, Yi [1 ]
Wang, Zhi-Yue [1 ]
Zhang, Hong-Fei [1 ]
机构
[1] Univ Sci & Technol China, Dept Modern Phys, State Key Lab Particle Detect & Elect, Hefei, Peoples R China
关键词
Application-specified integrated circuit (ASIC); differential delay line; process; voltage; and temperature (PVT); time-to-digital converter (TDC); GATE ARRAY FPGA;
D O I
10.1109/TNS.2024.3400298
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As one of the main components of a high-precision time measurement system, the time-to-digital converter (TDC) is widely used in many scientific research fields. A two-stage high-precision and wide-range TDC application-specified integrated circuit (ASIC) based on a differential delay line using delay-locked loop (DLL) technology is presented. The TDC ASIC consists of a coarse measurement stage for expanding the measurement range and a fine measurement stage for high-precision measurement. The coarse stage is achieved by two binary counters with dual edges sampling to avoid the metastable state. The fine stage is achieved by a voltage-controlled delay line (VCDL). The VCDL utilizes differential delay cells to mitigate the susceptibility to the power supply noise and the substrate noise. A DLL is adopted to compensate for variations in process, voltage, and temperature (PVT). The TDC AISC has been fabricated in a 180-nm CMOS technology and tested. A dynamic measurement range of 6.55 mu s and a time resolution of 200 ps are achieved with a reference clock of 312.5 MHz. Test results show that the precision is 65.6-ps root-mean-square (rms), and the differential nonlinearity is within -0.34-0.40 LSB.
引用
收藏
页码:2020 / 2025
页数:6
相关论文
共 50 条
  • [31] Design of Dual-ring Structure Based Vernier Time-to-digital Conversion ASIC
    Chen H.
    Zhao L.
    Qin J.
    Li Z.
    Cai Y.
    Guo D.
    An Q.
    Yuanzineng Kexue Jishu/Atomic Energy Science and Technology, 2023, 57 (02): : 362 - 371
  • [32] A multichannel time-to-digital converter ASIC with better than 3 ps RMS time resolution
    Perktold, L.
    Christiansen, J.
    JOURNAL OF INSTRUMENTATION, 2014, 9
  • [33] On the differential nonlinearity of time-to-digital converters based on delay-locked-loop delay lines
    Baronti, F
    Fanucci, L
    Lunardini, D
    Roncella, R
    Saletti, R
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2001, 48 (06) : 2424 - 2431
  • [34] Time-based all-digital ΔΣ time-to-digital converter with pre-skewed bi-directional gated delay line time integrator
    Yuan, Fei
    Parekh, Parth
    IET CIRCUITS DEVICES & SYSTEMS, 2020, 14 (01) : 25 - 34
  • [35] Algorithmic Time-to-Digital Converter
    Keranen, Pekka
    Kostamovaara, Juha
    2013 NORCHIP, 2013,
  • [36] A resource-saving dual channel time-to-digital converter with shared tapped delay line in FPGAs
    Jiao, Y.
    Zhang, Q.
    Chen, W.
    Zhou, L.
    Chen, C.
    JOURNAL OF INSTRUMENTATION, 2021, 16 (01):
  • [37] A MULTIRANGE TIME-TO-DIGITAL CONVERTER
    ZINOV, VG
    MARIN, NA
    SELIKOV, AV
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1993, 36 (06) : 891 - 893
  • [38] ABB Assisted Area Efficient Vernier Delay Line Time-to-Digital Converter for Low Voltage Applications
    Ravi
    Acharya, Lomash Chandra
    Dargupally, Mahipal
    Gupta, Neha
    Mishra, Neeraj
    Dani, Lalit Mohan
    Sarma, Nilotpal
    Dwivedi, Devesh
    Dasgupta, Sudeb
    Bulusu, Anand
    2023 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2024, : 100 - 104
  • [39] FAST TIME-TO-DIGITAL CONVERTER FOR POSITION-SENSITIVE RADIATION DETECTORS WITH DELAY LINE READOUTS.
    Harder, Joseph A.
    Nuclear instruments and methods in physics research, 1988, A265 (03): : 500 - 510
  • [40] A high resolution time-to-digital converter using two-level Vernier delay line technique
    Li, G. H.
    Chou, H. P.
    2007 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-11, 2007, : 276 - 280