共 50 条
- [31] Design of Dual-ring Structure Based Vernier Time-to-digital Conversion ASIC Yuanzineng Kexue Jishu/Atomic Energy Science and Technology, 2023, 57 (02): : 362 - 371
- [32] A multichannel time-to-digital converter ASIC with better than 3 ps RMS time resolution JOURNAL OF INSTRUMENTATION, 2014, 9
- [36] A resource-saving dual channel time-to-digital converter with shared tapped delay line in FPGAs JOURNAL OF INSTRUMENTATION, 2021, 16 (01):
- [38] ABB Assisted Area Efficient Vernier Delay Line Time-to-Digital Converter for Low Voltage Applications 2023 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2024, : 100 - 104
- [39] FAST TIME-TO-DIGITAL CONVERTER FOR POSITION-SENSITIVE RADIATION DETECTORS WITH DELAY LINE READOUTS. Nuclear instruments and methods in physics research, 1988, A265 (03): : 500 - 510
- [40] A high resolution time-to-digital converter using two-level Vernier delay line technique 2007 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-11, 2007, : 276 - 280