Design and Test of a Time-to-Digital Converter ASIC Based on a Differential Delay Line

被引:1
|
作者
Gao, Jie [1 ]
Yang, Dong-Xu [1 ]
Wang, Jian [1 ]
Qu, Wen-Qing [1 ]
Jiang, Wei-Jie [1 ]
Feng, Yi [1 ]
Wang, Zhi-Yue [1 ]
Zhang, Hong-Fei [1 ]
机构
[1] Univ Sci & Technol China, Dept Modern Phys, State Key Lab Particle Detect & Elect, Hefei, Peoples R China
关键词
Application-specified integrated circuit (ASIC); differential delay line; process; voltage; and temperature (PVT); time-to-digital converter (TDC); GATE ARRAY FPGA;
D O I
10.1109/TNS.2024.3400298
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As one of the main components of a high-precision time measurement system, the time-to-digital converter (TDC) is widely used in many scientific research fields. A two-stage high-precision and wide-range TDC application-specified integrated circuit (ASIC) based on a differential delay line using delay-locked loop (DLL) technology is presented. The TDC ASIC consists of a coarse measurement stage for expanding the measurement range and a fine measurement stage for high-precision measurement. The coarse stage is achieved by two binary counters with dual edges sampling to avoid the metastable state. The fine stage is achieved by a voltage-controlled delay line (VCDL). The VCDL utilizes differential delay cells to mitigate the susceptibility to the power supply noise and the substrate noise. A DLL is adopted to compensate for variations in process, voltage, and temperature (PVT). The TDC AISC has been fabricated in a 180-nm CMOS technology and tested. A dynamic measurement range of 6.55 mu s and a time resolution of 200 ps are achieved with a reference clock of 312.5 MHz. Test results show that the precision is 65.6-ps root-mean-square (rms), and the differential nonlinearity is within -0.34-0.40 LSB.
引用
收藏
页码:2020 / 2025
页数:6
相关论文
共 50 条
  • [1] Vernier parallel delay-line based time-to-digital converter
    Chi-Tung Ko
    Kong-Pang Pun
    Andreas Gothenberg
    Analog Integrated Circuits and Signal Processing, 2012, 71 : 151 - 153
  • [2] Vernier parallel delay-line based time-to-digital converter
    Ko, Chi-Tung
    Pun, Kong-Pang
    Gothenberg, Andreas
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 71 (01) : 151 - 153
  • [3] Design of a delay-locked-loop-based time-to-digital converter
    Ma Zhaoxin
    Bai Xuefei
    Huang Lu
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (09)
  • [4] Design of a delay-locked-loop-based time-to-digital converter
    马昭鑫
    白雪飞
    黄鲁
    Journal of Semiconductors, 2013, 34 (09) : 109 - 115
  • [5] Design of a delay-locked-loop-based time-to-digital converter
    马昭鑫
    白雪飞
    黄鲁
    Journal of Semiconductors, 2013, (09) : 109 - 115
  • [6] A Reconfigurable Time-to-Digital Converter based on Pulse Stretcher and Gated Delay Line
    Mishra, Biswajit
    Kumar, Bitu
    PROCEEDINGS OF THE 2019 9TH INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING AND SYSTEM DESIGN (ISED 2019), 2019, : 1 - 5
  • [7] Time-to-Digital Converter with Pseudo-Segmented Delay Line
    Kwiatkowski, P.
    Szplet, R.
    2019 IEEE INTERNATIONAL INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE (I2MTC), 2019, : 17 - 22
  • [8] A 5 mW time-to-digital converter based on a stabilized CMOS delay line
    RaisanenRuotsalainen, E
    Rahkonen, T
    Kostamovaara, J
    38TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1996, : 393 - 396
  • [9] A Time-to-Digital Converter Using Vernier Delay Line with Time Amplification Technique
    Chung, M. H.
    Chou, H. P.
    2011 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (NSS/MIC), 2011, : 772 - 775
  • [10] Gated Vernier delay line time integrator with applications in AΣ time-to-digital converter
    Parekh, Parth
    Yuan, Fei
    Zhou, Yushi
    MICROELECTRONICS JOURNAL, 2022, 119