Steady-State temperature field prediction for FPGA chips with reduced number of temperature sensors

被引:0
|
作者
Guan, Yuhao [1 ]
Ding, Yi [1 ,2 ]
Zhang, Pu [1 ]
Fan, Chenguang [1 ]
Cheng, Jingjing [1 ,2 ]
机构
[1] Huazhong Univ Sci & Technol, Sch Artificial Intelligence & Automat, Wuhan, Peoples R China
[2] Opt Valley Lab, Hubei 430074, Peoples R China
关键词
FPGA; Temperature field measurement; Temperature field prediction; CNN;
D O I
10.1016/j.measurement.2024.115490
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Obtaining the steady-state temperature distribution of FPGA chip is the basis to build the thermal monitoring mechanism for reliable system performance. Existing work employs the full-coverage strategy to measure the steady-state temperature distribution of chip. However, many temperature sensors make it more complex to manage and optimize the FPGA's logic, which would degrade the performance of FPGA. To overcome the problem, this paper proposes a method with a reduction of 60 % sensors to achieve an accuracy close to the steady-state temperature field of the FPGA obtained by the full-coverage strategy. In this method, the temperature field prediction model of the chip is established with fewer measurement data to generate the chip's steadystate temperature distribution. Experimental results show that the proposed method performs excellently at ambient temperatures from 25 degrees C to 150 degrees C, with the average absolute error of 0.49 degrees C. The proposed temperature sensor placement strategy ensures the measurement accuracy and the LAB utilization rate of FPGA is only 3.06 %. Additionally, the proposed method has good generalization ability for different number and placement of hotspots.
引用
收藏
页数:15
相关论文
共 50 条