Transition metal dichalcogenide FET-based dynamic random-access memory

被引:0
|
作者
Raoofi, Mahdiye [1 ]
Gholipour, Morteza [1 ]
机构
[1] Babol Noshirvani Univ Technol, Fac Elect & Comp Engn, Babol, Iran
关键词
dynamic random-access memory (DRAM); sense amplifier circuit; transition metal dichalcogenide FET (TMDFET);
D O I
10.1002/cta.4173
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Transition metal dichalcogenide field-effect transistors (TMDFETs) as a replacement for conventional metal-oxide-semiconductor field-effect transistors (MOSFETs) have attracted the attention of researchers in recent years. The efficiency of these devices should be investigated in different aspects in digital systems. One of the important components of such systems is dynamic random-access memory (DRAM), which is used in most computers and many electronic systems as the main memory due to its small area and simple structure, compared to static memory (SRAM) cells. In this paper, a regular DRAM cell is designed based on TMDFET devices and its performance is compared with a similar cell in conventional MOSFET technology from various aspects, including DRAM-specific timing characteristics considering changes in design and environmental parameter variations using Monte Carlo simulations. The simulations have been carried out in HSPICE with 16 nm technology under fair conditions for different technologies, at room temperature with a 0.7-V power supply. The results show that the TMD-DRAM has 3.55x, 3.08x, and 2.23x faster bitline recovery, merge time, and sense time than Si-MOS-DRAM, respectively. The Si-MOS-DRAM, on the other hand, has 1.65x faster write time compared to TMD-DRAM. However, TMD-DRAM consumes overall higher power than Si-MOS-DRAM, and shows higher average read power variability with the sigma/mu = 0.476. The TMD-DRAM also shows higher variability in the studied timing characteristics than Si-MOS-DRAM except merge and sense times. A regular DRAM cell is designed based on Transition metal dichalcogenide FETs (TMDFET) devices. Monte Carlo simulations are performed to study different performance metrics such as bitline recovery time, merge time, sense time and power consumption. Simulations have been carried out in HSPICE with 16 nm technology. image
引用
收藏
页数:11
相关论文
共 50 条
  • [1] DYNAMIC REFRESH FOR RANDOM-ACCESS MEMORY
    不详
    ELECTRONIC ENGINEERING, 1976, 48 (583): : 19 - 19
  • [2] A 64K-FET DYNAMIC RANDOM-ACCESS MEMORY - DESIGN CONSIDERATIONS AND DESCRIPTION
    LO, TC
    SCHEUERLEIN, RE
    TAMLYN, R
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1980, 24 (03) : 318 - 327
  • [3] Future of dynamic random-access memory as main memory
    Kim, Seong Keun
    Popovici, Mihaela
    MRS BULLETIN, 2018, 43 (05) : 334 - 339
  • [4] Future of dynamic random-access memory as main memory
    Seong Keun Kim
    Mihaela Popovici
    MRS Bulletin, 2018, 43 : 334 - 339
  • [5] 256K DYNAMIC RANDOM-ACCESS MEMORY
    BENEVIT, CA
    CASSARD, JM
    DIMMLER, KJ
    DUMBRI, AC
    MOUND, MG
    PROCYK, FJ
    ROSENZWEIG, W
    YANOF, AW
    ISSCC DIGEST OF TECHNICAL PAPERS, 1982, 25 : 76 - 77
  • [6] GAAS/ALGAAS DYNAMIC RANDOM-ACCESS MEMORY CELL
    CHEN, CL
    GOODHUE, WD
    MAHONEY, LJ
    ELECTRONICS LETTERS, 1991, 27 (15) : 1330 - 1332
  • [7] 64 KBIT MOS DYNAMIC RANDOM-ACCESS MEMORY
    NATORI, K
    OGURA, M
    IWAI, H
    MAEGUCHI, K
    TAGUCHI, S
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1979, 26 (04) : 560 - 563
  • [8] 64 KBIT MOS DYNAMIC RANDOM-ACCESS MEMORY
    NATORI, K
    OGURA, M
    IWAI, H
    MAEGUCHI, K
    TAGUCHI, S
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1979, 14 (02) : 482 - 485
  • [9] A 256K DYNAMIC RANDOM-ACCESS MEMORY
    BENEVIT, CA
    CASSARD, JM
    DIMMLER, KJ
    DUMBRI, AC
    MOUND, MG
    PROCYK, FJ
    ROSENZWEIG, W
    YANOF, AW
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1982, 17 (05) : 857 - 862
  • [10] OPTICAL RANDOM-ACCESS MEMORY BASED ON BACTERIORHODOPSIN
    BIRGE, RR
    ZHANG, CF
    LAWRENCE, AF
    MOLECULAR ELECTRONICS : BIOSENSORS AND BIOCOMPUTERS, 1989, : 369 - 379