Gate all around carbon nanotube field effect transistor espoused discrepancy cascode pass transistor adiabatic logic for ultra-low power application

被引:0
|
作者
Jyothi, B. [1 ]
Reddy, B. V. Ramana [2 ]
Jhamb, Mansi [1 ]
机构
[1] GGSIPU, USIC&T, Dept Elect & Commun Engn, Delhi, India
[2] NIT, Kurukshetra, Haryana, India
关键词
Adiabatic logic; Half adder; Full adder; Wallace tree Multiplier and carry-skip adder;
D O I
10.1016/j.vlsi.2024.102260
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Advances in wearable technology, IoT, and mobile applications have increased the demand for ultra-low-power electronic devices. Adiabatic Logic Circuit (ALC) is a design technique utilized in digital circuits to decrease the power consumption by decreasing the dynamic power dissipation. Current technologies face challenges in achieving both high performance and ultra-low power consumption. This research work introduces a novel approach in digital circuit design, specifically the Gate All-around Carbon Nanotube Field Effect Transistor with Discrepancy Cascode Pass Transistor Adiabatic Logic (GAA-CNTFET-DCPTAL), tailored for ultra-low power applications. This design operates efficiently with a four-phase Power Clock (PC) and demonstrates remarkable performance by achieving operation frequencies of up to 1 GHz while minimizing energy dissipation. GAACNTFET provides superior electrostatic control and high carrier mobility, reducing leakage currents and enhancing switching speeds. Simultaneously, Discrepancy Cascode Pass Transistor Adiabatic Logic (DCPTAL) uses adiabatic logic principles and a cascode structure to minimize energy dissipation during switching events. The technology node of proposed model is 10 nm. The software used for assessment is HSPICE is used for the simulation and validation of the proposed design. The proposed GAA-design attains 25.36 %, 14.28 %, and 16.06 % lower average power analyzed with existing techniques, such as Design with Evaluation of Clocked Differential Adiabatic Logic Families for the applications of low Power (DE-CDAL-LPA), Adiabatic logic-base strong ARM comparator for ultra-low power applications (AL-SARM-ULPA) and Analysis of 2PADCL Energy Recovery Logic for Ultra Low Power VLSI Design for SOC with Embedded Applications (2PADCL-ULP-VLSI) respectively.
引用
收藏
页数:14
相关论文
共 50 条
  • [31] A novel recessed-source negative capacitance gate-all-around tunneling field effect transistor for low-power applications
    Wei, Weijie
    Lu, Weifeng
    Han, Ying
    Zhang, Caiyun
    Chen, Dengke
    MICROELECTRONICS JOURNAL, 2024, 145
  • [32] Design of Analog Signal Processing Applications Using Carbon Nanotube Field Effect Transistor-Based Low-Power Folded Cascode Operational Amplifier
    Bendre, Varsha S.
    Kureshi, A. K.
    Waykole, Saurabh
    JOURNAL OF NANOTECHNOLOGY, 2018, 2018
  • [33] A novel carbon nanotube field effect transistor based arithmetic computing circuit for low-power analog signal processing application
    Sankar, P. A. Gowri
    Udhayakumar, K.
    7TH INTERNATIONAL CONFERENCE INTERDISCIPLINARITY IN ENGINEERING (INTER-ENG 2013), 2014, 12 : 154 - 162
  • [34] 2-DIMENSIONAL METAL-SEMICONDUCTOR FIELD-EFFECT TRANSISTOR FOR ULTRA-LOW POWER CIRCUIT APPLICATIONS
    PEATMAN, WCB
    PARK, H
    SHUR, M
    IEEE ELECTRON DEVICE LETTERS, 1994, 15 (07) : 245 - 247
  • [35] High Performance and Low Power Half-Adder Cells in Carbon Nanotube Field Effect Transistor Technology
    Sajedi, Horialsadat Hossein
    Sam, Mahya
    Navi, Keivan
    Jalali, Ali
    JOURNAL OF COMPUTATIONAL AND THEORETICAL NANOSCIENCE, 2015, 12 (08) : 1756 - 1760
  • [36] Low-temperature (cryogenic) Transport in Gate-All-Around (GAA) Silicon Nanowire Field-Effect Transistor
    Verma, Amit
    Nekovei, Reza
    Shiri, Daryoush
    2024 IEEE 24TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY, NANO 2024, 2024, : 122 - 125
  • [37] A novel negative quantum capacitance field-effect transistor with molybdenum disulfide integrated gate stack and steep subthreshold swing for ultra-low power applications
    Chen, Liang
    Wang, Huimin
    Huang, Qianqian
    Huang, Ru
    SCIENCE CHINA-INFORMATION SCIENCES, 2023, 66 (06)
  • [38] A novel negative quantum capacitance field-effect transistor with molybdenum disulfide integrated gate stack and steep subthreshold swing for ultra-low power applications
    Liang CHEN
    Huimin WANG
    Qianqian HUANG
    Ru HUANG
    Science China(Information Sciences), 2023, 66 (06) : 71 - 77
  • [39] High-Performance 4 x 1 Multiplexer based on Single-Walled Carbon Nanotube Field Effect Transistor with CMOS-like Pass-Transistor Logic
    Fooladvand, Hamed
    Abbasian, Karim
    Baghban, Hamed
    INGENIERIA UC, 2020, 27 (03): : 294 - 303
  • [40] Carbon Nanotube Field-Effect Transistor Biosensor with an Enlarged Gate Area for Ultra-Sensitive Detection of a Lung Cancer Biomarker
    Li, Luyao
    Liu, Xiaofeng
    Wei, Tongye
    Wang, Kemin
    Zhao, Zijun
    Cao, Juexian
    Liu, Yiwei
    Zhang, Zhiyong
    ACS APPLIED MATERIALS & INTERFACES, 2023, 15 (22) : 27299 - 27306