Design of time-sensitive network switch based on FPGA

被引:0
|
作者
Wu, Jianlu [1 ]
机构
[1] Jiangsu Automat Res Inst, Lianyungang, Peoples R China
关键词
time-sensitive network; TSN switch; FPGA; RFC2544;
D O I
10.1145/3650400.3650627
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Time-sensitive network defines the time-sensitive mechanism of Ethernet data transmission, which increases the real-time, determinacy and reliability for Ethernet, and can provide real-time and reliable services for the transmission of key data, thus becoming a new generation of deterministic network solutions with great competitiveness. Network switch is the core of system-level deterministic transmission in time-sensitive networks, and FPGA with reconfigurable function is the first choice for TSN switch design and implementation. A time-sensitive network switch is designed based on FPGA, which provides 16 Gigabit Ethernet interfaces and supports shaping and scheduling functions such as IEEE802.1Qav and IEEE802.1Qbv. RFC2544performance test results show that all seven typical byte packets can be forwarded at 100% line speed with a packet loss rate of 0.
引用
收藏
页码:1352 / 1356
页数:5
相关论文
共 50 条
  • [41] ITANS: Incremental Task and Network Scheduling for Time-Sensitive Networks
    Arestova, Anna
    Baron, Wojciech
    Hielscher, Kai-Steffen J.
    German, Reinhard
    IEEE OPEN JOURNAL OF INTELLIGENT TRANSPORTATION SYSTEMS, 2022, 3 : 369 - 387
  • [42] Critical Offset Optimizations for Overlapping-Based Time-Triggered Windows in Time-Sensitive Network
    Shalghum, Khaled M.
    Noordin, Nor K.
    Sali, Aduwati
    Hashim, Fazirulhisyam
    IEEE ACCESS, 2021, 9 : 130484 - 130501
  • [43] Design and operation strategies of the system for destroying time-sensitive target based on system effectiveness
    Chen Jun
    Gao Xiaoguang
    Ding Lin
    JOURNAL OF SYSTEMS ENGINEERING AND ELECTRONICS, 2008, 19 (06) : 1151 - 1156
  • [44] Design and operation strategies of the system for destroying time-sensitive target based on system effectiveness
    Chen Jun Gao Xiaoguang Ding Lin School of Electronics and Information
    Journal of Systems Engineering and Electronics, 2008, 19 (06) : 1151 - 1156
  • [45] Hierarchical scheduling and real-time analysis for vehicular time-sensitive network
    Wang, Yuefei
    Huang, Fei
    Li, Yang
    Pan, Bin
    Wu, Yuan
    2019 12TH INTERNATIONAL SYMPOSIUM ON COMPUTATIONAL INTELLIGENCE AND DESIGN (ISCID 2019), 2019, : 23 - 26
  • [46] Design and Implementation of a Platform for Managing Time-Sensitive IoT Applications
    Korala, Harindu
    Yavari, Ali
    Georgakopoulos, Dimitrios
    Jayaraman, Prem Prakash
    2020 IEEE 6TH INTERNATIONAL CONFERENCE ON COLLABORATION AND INTERNET COMPUTING (CIC 2020), 2020, : 44 - 53
  • [47] Design and implementation of distributed resource management for time-sensitive applications
    Chasparis, Georgios C.
    Maggio, Martina
    Bini, Enrico
    Arzen, Karl-Erik
    AUTOMATICA, 2016, 64 : 44 - 53
  • [48] Pricing Time-Sensitive Services Based on Realized Performance
    Afeche, Philipp
    Baron, Opher
    Kerner, Yoav
    M&SOM-MANUFACTURING & SERVICE OPERATIONS MANAGEMENT, 2013, 15 (03) : 492 - 506
  • [49] Time-Sensitive Topic-Based Communities on Twitter
    Fani, Hossein
    Zarrinkalam, Fattane
    Bagheri, Ebrahim
    Du, Weichang
    ADVANCES IN ARTIFICIAL INTELLIGENCE, AI 2016, 2016, 9673 : 192 - 204
  • [50] Design of beacon light switch based on FPGA
    Xing, Xuefeng
    Li, Hongzuo
    ADVANCED DESIGN TECHNOLOGY, PTS 1-3, 2011, 308-310 : 92 - 95