Suppression of Gate-Induced-Drain-Leakage Utilizing Local Polarization in Ferroelectric-Gate Field-Effect Transistors for DRAM Applications

被引:1
|
作者
Kwak, Been [1 ]
Lee, Kitae [2 ,3 ]
Kim, Sihyun [4 ]
Kwon, Daewoong [1 ]
机构
[1] Hanyang Univ, Dept Elect Engn, Seoul 04763, South Korea
[2] Seoul Natl Univ, Dept Elect & Comp Engn, Seoul 08826, South Korea
[3] Seoul Natl Univ, Interuniv Semicond Res Ctr, Seoul 08826, South Korea
[4] Sogang Univ, Dept Elect Engn, Seoul 04107, South Korea
基金
新加坡国家研究基金会;
关键词
Logic gates; Random access memory; Transistors; Leakage currents; Subthreshold current; Stress; Thermal stability; FeFET; dynamic random access memory; recessed channel; gate-induced drain leakage; local polarization; MEMORY;
D O I
10.1109/LED.2024.3370592
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This study proposed a novel approach to enhance the retention characteristics in dynamic random access memory (DRAM) by employing a unique local polarization method, attempting to increase the threshold voltage (V-th) to reduce subthreshold leakage current while alleviating gate-induced drain leakage (GIDL) current in a ferroelectric gate-field effect transistor with a recessed circular channel. Through the optimization of the position-dependent polarization control along the channel, it is revealed that the polarizations on the source/drain sides can be independently adjusted without interference, resulting in an impressive 80% reduction in GIDL current accompanied by an increase in Vth by localized polarizations. Moreover, robustness measurements against temperature variations and read stress confirmed the stable maintenance of locally polarized states, underscoring an effective approach to addressing the performance and reliability limitations of DRAM cell transistors.
引用
收藏
页码:813 / 816
页数:4
相关论文
共 50 条
  • [21] Effect of induced gate noise at zero drain bias in field-effect transistors
    Jindal, RP
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (03) : 432 - 434
  • [22] GATE LEAKAGE CURRENTS IN MOS FIELD-EFFECT TRANSISTORS
    KENNEDY, EJ
    PROCEEDINGS OF THE INSTITUTE OF ELECTRICAL AND ELECTRONICS ENGINEERS, 1966, 54 (08): : 1098 - &
  • [23] Simulation of a Recessed Channel Ferroelectric-Gate Field-Effect Transistor with a Dual Ferroelectric Gate Stack for Memory Application
    Chen, Simin
    Ahn, Dae-Hwan
    An, Seong Ui
    Kim, Younghyun
    2023 7TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE, EDTM, 2023,
  • [24] Assessment of Steep-Subthreshold Swing Behaviors in Ferroelectric-Gate Field-Effect Transistors Caused by Positive Feedback of Polarization Reversal
    Migita, Shinji
    Ota, Hiroyuki
    Toriumi, Akira
    2018 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2018,
  • [25] Computational Study of Gate-Induced Drain Leakage in 2D-Semiconductor Field-Effect Transistors
    Kang, Jiahao
    Cao, Wei
    Pal, Arnab
    Pandey, Sumeet
    Kramer, Steve
    Hill, Richard
    Sandhu, Gurtej
    Banerjee, Kaustav
    2017 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2017,
  • [26] Analysis on Reverse Drain-Induced Barrier Lowering and Negative Differential Resistance of Ferroelectric-Gate Field-Effect Transistor Memory
    Lee, Kitae
    Kim, Sihyun
    Lee, Jong-Ho
    Kwon, Daewoong
    Park, Byung-Gook
    IEEE ELECTRON DEVICE LETTERS, 2020, 41 (08) : 1197 - 1200
  • [27] Effects of annealing on the electrical properties of the BLT/STA/Si structure for ferroelectric-gate field-effect transistors
    Jeon, Ho-Sung
    Park, Kwang-Hun
    Park, Byung-Eun
    Kim, Chul-Ju
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2007, 51 (02) : 731 - 734
  • [28] Threshold voltage adjustment of ferroelectric-gate field effect transistors by ion implantation
    Li, Qiu-Hong
    Horiuchi, Takeshi
    Wang, Shouyu
    Takahashi, Mitsue
    Sakai, Shigeki
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2009, 24 (02)
  • [29] COMMENTS ON GATE LEAKAGE CURRENTS IN MOS FIELD-EFFECT TRANSISTORS
    NEGRO, VC
    KENNEDY, EJ
    PROCEEDINGS OF THE INSTITUTE OF ELECTRICAL AND ELECTRONICS ENGINEERS, 1967, 55 (08): : 1540 - +
  • [30] Impact of HfO2 buffer layers on data retention characteristics of ferroelectric-gate field-effect transistors
    Aizawa, K
    Park, BE
    Kawashima, Y
    Takahashi, K
    Ishiwara, H
    APPLIED PHYSICS LETTERS, 2004, 85 (15) : 3199 - 3201