Effects of Fractional Time Delay as a Low-Power True Time Delay Digital Beamforming Architecture

被引:0
|
作者
Liebold, Zachary [1 ]
Broughton, Bob [2 ]
Shemelya, Corey [3 ]
机构
[1] Analog Devices Inc, Chelmsford, MA 01826 USA
[2] Analog Devices Inc, Wilmington, MA 01887 USA
[3] Univ Massachusetts Lowell, Dept Elect & Comp Engn, Lowell, MA 01854 USA
关键词
digital beamforming; true time delay; phased array; variable fractional delay; quantization sidelobes; DESIGN;
D O I
10.3390/electronics13142723
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
True time delay digital beamforming enables large squint-free bandwidths and high beamcounts, ideal for Low Earth Orbit (LEO) satellite communication links. This work proposes a true time delay architecture using Variable Fractional Delay (VFD). True time delay eliminates many analog beamforming performance constraints including inaccurate beam steering and limited beamcounts, while managing system quantization error. This article presents a method of implementing true time delay using a VFD digital filter with sufficient time resolution to minimize quantization error and enable both gigahertz bandwidths and sampling frequencies. Simulations of antenna patterns utilizing the proposed VFD digital filters demonstrate satisfactory LEO beamforming performance with only a 29-tap filter. The VFD filter was implemented using a Xilinx Virtex Ultrascale FPGA and demonstrated a 1077% reduction in dynamic power and a minimum 498% reduction in logic resources, with only a modest increase in multipliers required when compared to Farrow-based architectures previously proposed in the literature.
引用
收藏
页数:10
相关论文
共 50 条
  • [21] Time Delay Digital Beamforming for Wideband Pulsed Radar Implementation
    Cheung, Colman
    Shah, Ronak
    Parker, Michael
    2013 IEEE INTERNATIONAL SYMPOSIUM ON PHASED ARRAY SYSTEMS AND TECHNOLOGY, 2013, : 448 - 455
  • [22] Low-power Comparator in 65-nm CMOS with reduced delay time
    Tohidi, Mohammad
    Madsen, Jens K.
    Heck, Martijn J. R.
    Moradi, Farshad
    23RD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS CIRCUITS AND SYSTEMS (ICECS 2016), 2016, : 736 - 739
  • [23] Low-Power All-Digital ΔΣ TDC with Bi-directional Gated Delay Line Time Integrator
    Park, Young Jun
    Yuan, Fei
    2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 679 - 682
  • [24] Adaptive beamforming with TDI CCD based true-time-delay processing
    Kiruluta, A
    Kriehn, G
    Silveira, PEX
    Weaver, S
    Kraut, S
    Wagner, K
    Anderson, D
    ALGORITHMS, DEVICES, AND SYSTEMS FOR OPTICAL INFORMATION PROCESSING III, 1999, 3804 : 62 - 71
  • [25] Low power delay calculation for digital beamforming in handheld ultrasound systems
    Feldkämper, HT
    Schwann, R
    Gierenz, V
    Noll, TG
    2000 IEEE ULTRASONICS SYMPOSIUM PROCEEDINGS, VOLS 1 AND 2, 2000, : 1763 - 1766
  • [26] True-Time-Delay Beamforming Receiver With RF Re-Sampling
    Spoof, Kalle
    Unnikrishnan, Vishnu
    Zahra, Mahwish
    Stadius, Kari
    Kosunen, Marko
    Ryynanen, Jussi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (12) : 4457 - 4469
  • [27] FPGA based Implementation of pulsed radar with time delay in digital beamforming using partially serial architecture
    Khanna, Rabil
    Mehra, Rajesh
    Chandni
    2017 3RD IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE & COMMUNICATION TECHNOLOGY (CICT), 2017,
  • [28] Radar wideband digital beamforming based on time delay and phase compensation
    Fu, Wei
    Jiang, Defu
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2018, 105 (07) : 1144 - 1158
  • [29] Digital Beamforming with Reduced Number of Phase Shifting and Time Delay Elements
    Fam, Adly T.
    2010 IEEE RADAR CONFERENCE, 2010, : 1286 - 1288
  • [30] Low-Power Delay Test Architecture for Pre-Bond Test
    Wang, Sying-Jyan
    Hsu, Han-Hsuan
    Li, Katherine Shu-Min
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 2321 - 2324