A 14-bit 6GS/s DAC Achieving >65dBc SFDR with Bilateral Output Impedance Compensation in 22nm CMOS

被引:0
|
作者
Xing, Xipeng [1 ]
Huang, Qiji [2 ]
Chen, Tinghua [2 ]
Feng, Haigang [2 ]
Wang, Zhongfeng [1 ]
机构
[1] Sun Yat Sen Univ, Sch Integrated Circuits, Shenzhen, Guangdong, Peoples R China
[2] Tsinghua Univ, Shenzhen Int Grad Sch, Shenzhen, Guangdong, Peoples R China
基金
中国国家自然科学基金;
关键词
Bilateral compensation; current steering; digital-to-analog converter (DAC); output impedance; calibration; GS/S; DBC; IM3;
D O I
10.1109/ISCAS58744.2024.10557879
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
A 14-bit 6.0-GS/s current-steering digital-to-analog converter (DAC) is presented in this paper. A bilateral output impedance compensation (BOIC) technique is proposed to suppress DAC nonlinearity induced by cell finite output impedance, which is compact, effective and power-efficient. Compensation networks are implemented by two NMOS transistors with code-dependent gate voltage. Furthermore, the calibration structure is improved to enable DAC cell bidirectional calibration, by designing the calibration DAC with a constant current source load. Simulation results in 22-nm CMOS show that The DAC achieves >65-dBc spurious-free dynamic range (SFDR) over the entire Nyquist bandwidth, with a 1.1V supply and an output swing over 0.9Vpp. The DAC core power consumption is only 37mW, showing its merits over state-of-the-art designs.
引用
收藏
页数:5
相关论文
共 29 条
  • [21] A Bulk-Controlled 12 GS/s Track and Hold Amplifier with >58 dBc SFDR and >53.5 dB SNDR in 22 nm FD-SOI CMOS
    Wittenhagen, Enne
    Artz, Patrick
    Kurth, Patrick
    Linnhoff, Sebastian
    Buballa, Frowin
    Scholz, Philipp
    Gerfers, Friedel
    2023 18TH EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE, EUMIC, 2023, : 117 - 120
  • [22] A 14-Bit 3-GS/s DAC Achieving SFDR >63dB Up to 1.4GHz With Random Differential-Quad Switching Technique
    Wang, Fengjie
    Wang, Zhiyu
    Liu, Jiarui
    Yu, Faxin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (03) : 879 - 883
  • [23] A 0.07mm2 210mW Single-1.1V-Supply 14-bit 10GS/s DAC with Concentric Parallelogram Routing and Output Impedance Compensation
    Huang, Hung-Yi
    Kuo, Tai-Haur
    2019 SYMPOSIUM ON VLSI CIRCUITS, 2019, : C136 - C137
  • [24] A 16-Bit 4.0-GS/s Calibration-Free 65 nm DAC Achieving >70 dBc SFDR and <-80 dBc IM3 Up to 1 GHz With Enhanced Constant-Switching-Activity Data-Weighted-Averaging
    Fu, Yushen
    Huang, Chengyu
    Lai, Longqiang
    Sun, Nan
    Li, Xueqing
    Yang, Huazhong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (05) : 1856 - 1867
  • [25] A 16-Bit 4.0-GS/s Calibration-Free 65nm DAC with >70dBc SFDR and <-80dBc IM3 up to 1GHz Using Constant-Activity Element Switching
    Huang, Chengyu
    Fu, Yushen
    Yang, Zekun
    Liu, Yang
    Sun, Nan
    Li, Xueqing
    Yang, Huazhong
    ESSCIRC 2021 - IEEE 47TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2021, : 495 - 498
  • [26] A 65-nm CMOS 6-Bit 20 GS/s Time-Interleaved DAC With Full-Binary Sub-DACs
    Kim, Si-Nai
    Kim, Woo-Cheol
    Seo, Min-Jae
    Ryu, Seung-Tak
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (09) : 1154 - 1158
  • [27] A 12b 2GS/s Dual-Rate Hybrid DAC with Pulsed Timing-Error Pre-Distortion and In-Band Noise Cancellation Achieving >74dBc SFDR up to 1GHz in 65nm CMOS
    Su, Shiyu
    Chen, Mike Shuo-Wei
    2016 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2016, 59 : 456 - U641
  • [28] A 16-bit 10-GS/s Calibration-Free DAC Achieving <-77dBc IM3 up to 4.95GHz in 28nm CMOS
    Huang, Chengyu
    Ma, Kezhuo
    Chen, Sihao
    Fan, Jiaxuan
    Sun, Nan
    Yang, Huazhong
    Li, Xueqing
    2024 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE, CICC, 2024,
  • [29] A 65-nm CMOS 1 GS/s 45 mW Hybrid Digital-to-Analog Converter (DAC) With Digital Deglitch Mechanism Achieving 13.83 fJ/step FOM for 5G New Radio Sub-6 GHz Applications
    Idros, Norhamizah
    Rajendran, Jagadheswaran
    Mariappan, Selvakumar
    Li, Yizhi
    Wang, Shengquan
    Rhaffor, Nuha
    Kumar, Narendra
    Alghaihab, Abdullah
    Nathan, Arokia
    Yarman, Binboga Siddik
    IEEE ACCESS, 2024, 12 : 170596 - 170609