A 0.6V 10-bit 20kHz Capacitor Splitting Bypass Window SAR ADC for Biomedical Applications

被引:1
|
作者
Sun, Kangkang [1 ]
Yan, Feng [1 ]
Wu, Huan [1 ]
Liu, Jingjing [1 ]
机构
[1] Sun Yat Sen Univ, Sch Elect & Commun Engn, Shenzhen, Peoples R China
关键词
Analog-to-digital converter; successive approximation; capacitor splitting; bypass window; low power;
D O I
10.1109/APCCAS60141.2023.00065
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a fully differential 10-bit energy-efficient successive approximation register (SAR) analog-to-digital converter (ADC) that uses bypass window quantization technique based on multiple splits of the most significant bit (A1SB) capacitor. Capacitor splitting of the digital-to-analog converter (DAC) is used to set up bypass windows. For signals within the bypass window range, some intermediate quantization are skipped to achieve lower power consumption and higher linearity. The proposed SAR ADC with bypass windows is designed using a standard 180nm CMOS technology. Simulation results show that the average power consumption of the capacitor array is only 72.08CV(REF)(2). The differential nonlinearity (DNL) and integral nonlinearity (1NL) are within 0.33 LSB and 0.25 LSB, respectively. With 0.6V supply and 20.83 kHz sampling rate, the effective number of bits (ENOB) of the ADC reaches 9.72 bits, and the figure of merit (FoN1) is 2.56 fj/con.-step.
引用
收藏
页码:256 / 260
页数:5
相关论文
共 50 条
  • [1] A 1-μW 10-bit 200-kS/s SAR ADC With a Bypass Window for Biomedical Applications
    Huang, Guan-Ying
    Chang, Soon-Jyh
    Liu, Chun-Cheng
    Lin, Ying-Zu
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (11) : 2783 - 2795
  • [2] A 0.5-V 10-bit Asynchronous SAR ADC with Monotonic Switching for Biomedical Applications
    Rodrigues, Martina C.
    Brum, Joao Lucas J.
    Girardi, Alessandro G.
    Severo, Lucas C.
    de Aguirre, Paulo Cesar C.
    2023 ARGENTINE CONFERENCE ON ELECTRONICS, CAE, 2023, : 107 - 111
  • [3] A 6.38 fJ/conversion 0.6V 0.43 μW 100 kS/s 10-bit Successive Approximation ADC
    Sheu, Meng-Lieh
    Wu, Cheng-Han
    2016 5TH INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE), 2016,
  • [4] Design of a 0.2V 2.08nW 10-bit 1kS/s High Energy Efficiency SAR ADC with Dummy Capacitor Splitting Technique for Biomedical Applications
    Mehrabi Moghadam, Zahra
    Salehi, Mohammad Reza
    Abiri, Ebrahim
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2024, 49 (12) : 17047 - 17061
  • [5] A 7.6-nW 1-kS/s 10-bit SAR ADC for Biomedical Applications
    Hu, Yunfeng
    Chen, Lisheng
    Chen, Hui
    Wen, Yi
    Zhang, Huabin
    Wu, Zhaohui
    Lie, Bin
    2019 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2019), 2019, : 129 - 132
  • [6] A 7.6-nW 1-kS/s 10-Bit SAR ADC for Biomedical Applications
    Hu, Yunfeng
    Tang, Bin
    Hu, Lexing
    Liang, Haibo
    Li, Bin
    Wu, Zhaohui
    Liu, Xiaojia
    MICROMACHINES, 2022, 13 (12)
  • [7] 1V 10-bit successive approximation ADC for low power biomedical applications
    Chow, Hwang-Cherng
    Chen, Yi-Hung
    2007 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1-3, 2007, : 196 - 199
  • [8] A 0.6V 6.4fJ/conversion-step 10-bit 150MS/s Subranging SAR ADC in 40nm CMOS
    Hu, Yao-Sheng
    Shih, Chi-Huai
    Tai, Hung-Yen
    Chen, Hung-Wei
    Chen, Hsin-Shu
    2014 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2014, : 81 - 84
  • [9] A 10-bit Low-Power SAR ADC With a Tunable Series Attenuation Capacitor
    Filipovic, Lado
    MacEachern, Leonard
    2008 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2008, : 399 - 402
  • [10] 10-Bit SAR ADC With Novel Pseudo-Random Capacitor Switching Scheme
    Hsu, Pai-Hsiang
    Lee, Yueh-Ru
    Hung, Chung-Chih
    2019 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2019,