FATE: A Flexible FPGA-Based Automatic Test Equipment for Digital ICs

被引:0
|
作者
Zhang, Jin [1 ]
Liu, Zhenghui [1 ]
Hu, Xiao [2 ,3 ]
Liu, Peixin [2 ,3 ]
Hu, Zhiling [2 ,3 ]
Kuang, Lidan [1 ]
机构
[1] Changsha Univ Sci & Technol, Sch Comp & Commun Engn, Changsha 410076, Peoples R China
[2] Natl Univ Def Technol, Coll Comp Sci & Technol, Changsha 410073, Peoples R China
[3] Natl Univ Def Technol, Key Lab Adv Microprocessor Chips & Syst, Changsha 410073, Peoples R China
关键词
integrated circuit test; scan test; FPGA; automatic test equipment;
D O I
10.3390/electronics13091667
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The limits of chip technology are constantly being pushed with the continuous development of integrated circuit manufacturing processes and equipment. Currently, chips contain several billion, and even tens of billions, of transistors, making chip testing increasingly challenging. The verification of very large-scale integrated circuits (VLSI) requires testing on specialized automatic test equipment (ATE), but their cost and size significantly limit their applicability. The current FPGA-based ATE is limited in its scalability and support for few test channels and short test vector lengths. As a result, it is only suitable for testing specific chips in small-scale circuits and cannot be used to test VLSI. This paper proposes a low-cost hardware and software solution for testing digital integrated circuits based on design for testability (DFT) on chips, which enables the functional and performance test of the chip. The solution proposed can effectively use the resources within the FPGA to provide additional test channels. Furthermore, the round-robin data transmission mode can also support test vectors of any length and it can satisfy different types of chip test projects through the dynamic configuration of each test channel. The experiment successfully tested a digital signal processor (DSP) chip with 72 scan test pins (theoretically supporting 160 test pins). Compared to our previous work, the work in this paper increases the number of test channels by four times while reducing resource utilization per channel by 37.5%, demonstrating good scalability and versatility.
引用
收藏
页数:18
相关论文
共 50 条
  • [31] A Secure and Flexible FPGA-Based Blockchain System for the IIoT
    Kim, Han-Yee
    Xu, Lei
    Shi, Weidong
    Suh, Taeweon
    COMPUTER, 2021, 54 (02) : 50 - 59
  • [32] FPGA-based implementation of digital control for a magnetic bearing
    Krach, F
    Frackelton, B
    Carletta, J
    Veillette, R
    PROCEEDINGS OF THE 2003 AMERICAN CONTROL CONFERENCE, VOLS 1-6, 2003, : 1080 - 1085
  • [33] Digital Qubits for FPGA-based Homogenous Quantum Coprocessor
    Hlukhov, Valerii
    PROCEEDINGS OF THE THE 11TH IEEE INTERNATIONAL CONFERENCE ON INTELLIGENT DATA ACQUISITION AND ADVANCED COMPUTING SYSTEMS: TECHNOLOGY AND APPLICATIONS (IDAACS'2021), VOL 1, 2021, : 318 - 322
  • [34] An FPGA-Based Autofocusing Hardware Architecture for Digital Holography
    Chen, Huan-Yuan
    Hwang, Wen-Jyi
    Cheng, Chau-Jern
    Lai, Xin-Ji
    IEEE TRANSACTIONS ON COMPUTATIONAL IMAGING, 2019, 5 (02) : 287 - 300
  • [35] FPGA-Based Digital Taylor-Fourier Transform
    Avalos-Almazan, Gerardo
    Aguayo-Tapia, Sarahi
    de Jesus Rangel-Magdaleno, Jose
    Avina-Corral, Victor
    IEEE EMBEDDED SYSTEMS LETTERS, 2024, 16 (03) : 299 - 302
  • [36] FPGA-based Implementation of a Polarimetric Radiometer with Digital Beamforming
    Bosch-Lluis, X.
    Camps, A.
    Marchan-Hernandez, J. F.
    Ramos-Perez, I.
    Prehn, R.
    Izquierdo, B.
    Banque, X.
    Yeste, J.
    2006 IEEE INTERNATIONAL GEOSCIENCE AND REMOTE SENSING SYMPOSIUM, VOLS 1-8, 2006, : 1176 - 1179
  • [37] FPGA-based Digital Signal Processing Algorithm Research
    Qi, Wang
    ICCSIT 2010 - 3RD IEEE INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND INFORMATION TECHNOLOGY, VOL 4, 2010, : 690 - 692
  • [38] FPGA-based Digital Filter Design for Biomedical Signal
    Ozpolat, Erman
    Karakaya, Baris
    Kaya, Turgay
    Gulten, Arif
    2016 XII INTERNATIONAL CONFERENCE ON PERSPECTIVE TECHNOLOGIES AND METHODS IN MEMS DESIGN (MEMSTECH), 2016, : 70 - 73
  • [39] FPGA-BASED DIGITAL PROCESSING UNIT FOR SPICA SAFARI
    Di Giorgio, A. M.
    Irelli, P. Cerulli
    De Luca, M.
    Nuzzolo, F.
    Orfei, R.
    Spinoglio, L.
    SPICA JOINT EUROPEAN/JAPANESE WORKSHOP, 2009,
  • [40] FPGA-Based Digital Down Converter for GSM Application
    Datta, Debarshi
    Mitra, Partha
    Dutta, Himadri Sekhar
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2020), 2020, : 299 - 303