FATE: A Flexible FPGA-Based Automatic Test Equipment for Digital ICs

被引:0
|
作者
Zhang, Jin [1 ]
Liu, Zhenghui [1 ]
Hu, Xiao [2 ,3 ]
Liu, Peixin [2 ,3 ]
Hu, Zhiling [2 ,3 ]
Kuang, Lidan [1 ]
机构
[1] Changsha Univ Sci & Technol, Sch Comp & Commun Engn, Changsha 410076, Peoples R China
[2] Natl Univ Def Technol, Coll Comp Sci & Technol, Changsha 410073, Peoples R China
[3] Natl Univ Def Technol, Key Lab Adv Microprocessor Chips & Syst, Changsha 410073, Peoples R China
关键词
integrated circuit test; scan test; FPGA; automatic test equipment;
D O I
10.3390/electronics13091667
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The limits of chip technology are constantly being pushed with the continuous development of integrated circuit manufacturing processes and equipment. Currently, chips contain several billion, and even tens of billions, of transistors, making chip testing increasingly challenging. The verification of very large-scale integrated circuits (VLSI) requires testing on specialized automatic test equipment (ATE), but their cost and size significantly limit their applicability. The current FPGA-based ATE is limited in its scalability and support for few test channels and short test vector lengths. As a result, it is only suitable for testing specific chips in small-scale circuits and cannot be used to test VLSI. This paper proposes a low-cost hardware and software solution for testing digital integrated circuits based on design for testability (DFT) on chips, which enables the functional and performance test of the chip. The solution proposed can effectively use the resources within the FPGA to provide additional test channels. Furthermore, the round-robin data transmission mode can also support test vectors of any length and it can satisfy different types of chip test projects through the dynamic configuration of each test channel. The experiment successfully tested a digital signal processor (DSP) chip with 72 scan test pins (theoretically supporting 160 test pins). Compared to our previous work, the work in this paper increases the number of test channels by four times while reducing resource utilization per channel by 37.5%, demonstrating good scalability and versatility.
引用
收藏
页数:18
相关论文
共 50 条
  • [1] FPGA-based Low-cost Automatic Test Equipment for Digital Integrated Circuits
    Mostardini, Luca
    Bacciarelli, Luca
    Fanucci, Luca
    Bertini, Lorenzo
    Tonarelli, Marco
    De Marinis, Marco
    2009 IEEE INTERNATIONAL WORKSHOP ON INTELLIGENT DATA ACQUISITION AND ADVANCED COMPUTING SYSTEMS: TECHNOLOGY AND APPLICATIONS, 2009, : 32 - +
  • [2] FPGA Based Low Cost Automatic Test Equipment for Digital Circuits
    Bayrakci, Alp Arslan
    ELECTRICA, 2019, 19 (01): : 12 - 21
  • [3] IMPLEMENTATION OF AN INTEGRATED FPGA BASED AUTOMATIC TEST EQUIPMENT AND TEST GENERATION FOR DIGITAL CIRCUITS
    Vanitha, K.
    Moorthy, C. A. Sathiya
    2013 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2013, : 741 - 746
  • [4] FPGA-based Digital Twin Approach for Design and Test
    Schulz, Peter
    Ungar, Louis Y.
    2023 IEEE AUTOTESTCON, 2023,
  • [5] ELATE: Embedded Low Cost Automatic Test Equipment for FPGA Based Testing of Digital Circuits
    Bayrakci, Alp Arslan
    2017 10TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONICS ENGINEERING (ELECO), 2017, : 1281 - 1285
  • [6] Low-Cost Automatic Test Equipment for Digital ICs Using DE0-Nano - Altera Cyclone IV FPGA
    Nawarathna, Lahiru
    Udugampola, Nalith
    Yasawardhana, Yasara
    Weerasinghe, Thilina
    Thayaparan, Subramaniam
    2021 3RD INTERNATIONAL CONFERENCE ON ELECTRICAL, CONTROL AND INSTRUMENTATION ENGINEERING (IEEE ICECIE'2021), 2021,
  • [7] A Highly Linear and Flexible FPGA-Based Time-to-Digital Converter
    Hua, Yuanyuan
    Chitnis, Danial
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2022, 69 (12) : 13744 - 13753
  • [8] FPGA-based process, voltage, and temperature insensitive picosecond resolution timing generators with offset correction for automatic test equipment
    Guo, Zeyu
    Gui, Liangqi
    Sheng, Kai
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2025, 96 (02):
  • [9] FPGA-based test equipment for system-level MEMS switch series
    Liu, Peng
    Lou, Wenzhong
    Lu, Yufei
    Feng, Xinyu
    Key Engineering Materials, 2015, 645 : 572 - 576
  • [10] Upgrade and Performance Test of the FPGA-Based Digital LLRF for RAON Accelerator
    Hyojae Jang
    Kyungtae Seol
    Oh Ryong Choi
    Doyoon Lee
    Youngkwon Kim
    Journal of the Korean Physical Society, 2020, 77 : 418 - 424