Study of Selective Dry etching Si0.7Ge0.3 with Different Plasma Source in Process of Gate-all-around FET

被引:0
|
作者
Liu, Enxu [1 ,2 ]
Yang, Chaoran [1 ,2 ]
Li, Junjie [1 ,2 ]
Zhou, Na [1 ,2 ]
Xia, Longrui [1 ,2 ]
Chen, Rui [1 ,2 ]
Shao, Hua [1 ,2 ]
Gao, Jianfeng [1 ,2 ]
Kong, Zhenzhen [1 ,2 ]
Zhang, Chenchen [1 ]
Lai, Panpan [1 ,2 ]
Yang, Tao [1 ,2 ]
Wei, Yayi [1 ,2 ]
Li, Junfeng [1 ,2 ]
Luo, Jun [1 ,2 ]
Wang, Wenwu [1 ,2 ]
机构
[1] Chinese Acad Sci, Inst Microelect, State Key Lab Fabricat Technol Integrated Circuit, 3 West Beitucheng Rd, Beijing 100029, Peoples R China
[2] Univ Chinese Acad Sci, Sch Integrated Circuits, 3 West Beitucheng Rd, Beijing 100049, Peoples R China
关键词
GAA; selective etching; silicon germanium; remote plasma; process simulation;
D O I
10.1117/12.3010332
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The lateral gate-all-around (GAA) field effect transistor is considered to be the most promising candidate for the next generation of logic devices at the 3nm technology node and beyond. SiGe plays an important role as a sacrificial layer in the GAA device, which requires isotropic etching, and the quality of the etching has a critical impact on the device performance. However, there is no definite scheme in the industry for the choice of etching method. In this paper, we choose two etching methods-ICP(Inductively coupled Plasma) and RPS (Remote Plasma Source) etching according to the presence or absence of particle incidence. The profile and etching effect of the two etching methods are analyzed by PEGASUS simulation software. The presence or absence of particle incidence has different effects on the damage of the structure, the inconsistency of etching amount and the reflection of the particles on the Si surface. Compared with ICP etching, the optimization of RPS etching on etching damage and etch amount consistency is verified by TEM and roughness characterization. And through the extraction of MOSCAP capacitance, it is found that the density of interface states(Dit) after ICP etching is 3.5 times higher than that of RPS etching.
引用
收藏
页数:7
相关论文
共 23 条
  • [21] A novel Ω-SOI Gate-All-Around FET with doping free load-Si and two-step wet etching achieving superior leakage suppression and short-channel effects immunity
    Sun, Longyu
    Liu, Haoyan
    Wang, Xin
    Jia, Xiaofeng
    Zhang, Jiayi
    Li, Yongliang
    MICROELECTRONICS JOURNAL, 2025, 156
  • [22] Mole Fraction and Device Reliability Analysis of Vertical-Tunneling-Attributed Dual-Material Double-Gate Heterojunction-TFET with Si0.7Ge0.3 Source Region at Device and Circuit Level
    Singh, Km. Sucheta
    Kumar, Satyendra
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2024, 33 (12)
  • [23] A detailed coupled-mode-space non-equilibrium Green's function simulation study of source-to-drain tunnelling in gate-all-around Si nanowire metal oxide semiconductor field effect transistors
    Seoane, N.
    Martinez, A.
    JOURNAL OF APPLIED PHYSICS, 2013, 114 (10)