Review - Performance Evaluation of CNTFET-Based Analog Circuits: A Review

被引:2
|
作者
Marani R. [1 ]
Perri A.G. [2 ]
机构
[1] National Research Council of Italy (CNR), Institute of Intelligent Industrial Technologies and Systems for Advanced Manufacturing (STIIMA), Bari
[2] Electronic Devices Laboratory, Department of Electrical and Information Engineering, Polytechnic University of Bari, Bari
关键词
40;
D O I
10.1149/2162-8777/aba67d
中图分类号
学科分类号
摘要
In this paper we review a procedure to evaluate the performance of typical analog circuits based on CNTFET, both in SPICE, using ABM library, and in Verilog-A, using a semi-empirical compact model for CNTFETs already proposed by us. The obtained results, with reference to a design of a phase shift oscillator, are the same in static simulations and comparable in dynamic simulations. However using Verilog-A the simulation run time is much shorter and the software is much more concise and clear than schemes using ABM blocks in SPICE. At last we review the procedure for the design of basic and cascode current mirror both in CNTFET and MOS technology. For every simulation we evaluate parameters of merit in order to show the differences between CNTFET and MOS technology. © 2020 The Electrochemical Society ("ECS"). Published on behalf of ECS by IOP Publishing Limited.
引用
收藏
相关论文
共 50 条
  • [21] A Review on the Study of Temperature Effects in the Design of A/D Circuits based on CNTFET
    Marani, Roberto
    Perri, Anna Gina
    CURRENT NANOSCIENCE, 2019, 15 (05) : 471 - 480
  • [22] High Frequency CNTFET-Based Logic Gate
    Farhana, Soheli
    Alam, A. H. M. Zahirul
    Khan, Sheroz
    2015 IEEE REGIONAL SYMPOSIUM ON MICRO AND NANOELECTRONICS (RSM), 2015, : 124 - 127
  • [23] CNTFET-Based Design of Ternary Arithmetic Modules
    Sharma, Trapti
    Kumre, Laxmi
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2019, 38 (10) : 4640 - 4666
  • [24] A Novel CNTFET-based Ternary Full Adder
    Peiman Keshavarzian
    Rahil Sarikhani
    Circuits, Systems, and Signal Processing, 2014, 33 : 665 - 679
  • [25] Performance analysis and enhancement of 10-nm GAA CNTFET-based circuits in the presence of CNT-metal contact resistance
    Moaiyeri, Mohammad Hossein
    Razi, Farzad
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2017, 16 (02) : 240 - 252
  • [26] Design of CNTFET-based reconfigurable logic gate
    Liu, J.
    O'Connor, I.
    Navarro, D.
    Gaffiot, E.
    ELECTRONICS LETTERS, 2007, 43 (09) : 514 - 516
  • [27] A Novel CNTFET-based Ternary Full Adder
    Keshavarzian, Peiman
    Sarikhani, Rahil
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2014, 33 (03) : 665 - 679
  • [28] CNTFET-Based Design of Ternary Arithmetic Modules
    Trapti Sharma
    Laxmi Kumre
    Circuits, Systems, and Signal Processing, 2019, 38 : 4640 - 4666
  • [29] SR-GDI CNTFET-based magnitude comparator for new generation of programmable integrated circuits
    Shiri, Nabiollah
    Sadeghi, Ayoub
    Rafiee, Mahmood
    Bigonah, Maryam
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2022, 50 (05) : 1511 - 1536
  • [30] A low voltage high performance CNTFET-based VDIBA and universal filter application
    Ulusoy, Seyda Sunca
    Alci, Mustafa
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2024, 120 (01) : 1 - 8