Improving the Performance of CPU Architectures by Reducing the Operating System Overhead (Extended Version)

被引:0
|
作者
Zagan, Ionel [1 ]
Gaitan, Vasile Gheorghita [1 ]
机构
[1] Stefan Cel Mare Univ Suceava, Integrated Ctr Res Dev & Innovat Adv Mat Nanotech, Suceava, Romania
关键词
Jitter; Multithreading; Pipeline processing; Realtime systems; Scheduling;
D O I
10.1515/ecce-2016-0002
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The predictable CPU architectures that run hard real-time tasks must be executed with isolation in order to provide a timing-analyzable execution for real-time systems. The major problems for real-time operating systems are determined by an excessive jitter, introduced mainly through task switching. This can alter deadline requirements, and, consequently, the predictability of hard real-time tasks. New requirements also arise for a real-time operating system used in mixed-criticality systems, when the executions of hard real-time applications require timing predictability. The present article discusses several solutions to improve the performance of CPU architectures and eventually overcome the Operating Systems overhead inconveniences. This paper focuses on the innovative CPU implementation named nMPRA-MT, designed for small real-time applications. This implementation uses the replication and remapping techniques for the program counter, general purpose registers and pipeline registers, enabling multiple threads to share a single pipeline assembly line. In order to increase predictability, the proposed architecture partially removes the hazard situation at the expense of larger execution latency per one instruction.
引用
收藏
页码:13 / 22
页数:10
相关论文
共 34 条