FULL-SWING BICMOS LOGIC-CIRCUITS WITH COMPLEMENTARY EMITTER-FOLLOWER DRIVER CONFIGURATION

被引:7
|
作者
SHIN, HJ
机构
[1] IBM Thomasian J. Watson Research Center, Yorktown Heights
关键词
D O I
10.1109/4.75058
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Various full-swing BiCMOS logic circuits with complementary emitter-follower driver configuration are described. The performance of the circuits has been demonstrated in a 1.2-mu-m complementary BiCMOS technology with a 6-GHz n-p-n and a 2-GHz p-n-p transistor. For the basic circuit, gate delay (fan-in = 2, fan-out = 1) is 366 ps and driving capability is 288 ps/pF at 4 V. Delay-power trade-offs that depend on characteristics of the clamping diode between two base nodes of the complementary emitter-follower driver, parasitic capacitances at the two base nodes, and the technique used to achieve full swing have been identified for these circuits. These circuits show leverage over the conventional BiCMOS circuit for reduced power-supply voltages.
引用
收藏
页码:578 / 584
页数:7
相关论文
共 23 条
  • [1] FULL-SWING COMPLEMENTARY BICMOS LOGIC-CIRCUITS
    SHIN, HJ
    CHEN, CL
    JOHNSON, ED
    TAUR, Y
    RAMASWAMY, S
    BOUDON, G
    PROCEEDINGS OF THE 1989 BIPOLAR CIRCUITS AND TECHNOLOGY MEETING, 1989, : 229 - 232
  • [2] PERFORMANCE COMPARISON OF DRIVER CONFIGURATIONS AND FULL-SWING TECHNIQUES FOR BICMOS LOGIC-CIRCUITS
    SHIN, HJ
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (03) : 863 - 865
  • [4] 1.5 V full-swing BICMOS dynamic logic circuits
    Lee, SS
    Ismail, M
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 1996, 43 (09) : 760 - 768
  • [5] 1.5 V full-swing BiCMOS dynamic logic circuits
    Lee, Shan-Shan
    Ismail, Mohammed
    IEEE Transactions on Circuits and Systems I: Fundamental Theory and Applications, 1996, 43 (09): : 760 - 768
  • [6] Fault characterization of low capacitance full-swing BiCMOS logic circuits
    Aziz, SM
    Kamruzzaman, J
    SEVENTH ASIAN TEST SYMPOSIUM (ATS'98), PROCEEDINGS, 1998, : 119 - 123
  • [7] BOOTSTRAPPED FULL-SWING BICMOS/BINMOS LOGIC-CIRCUITS FOR 1.2-3.3 V SUPPLY VOLTAGE REGIME
    BELLAOUAR, A
    ELMASRY, MI
    EMBABI, SHK
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (06) : 629 - 636
  • [8] A novel full-swing low-voltage BiCMOS logic circuit
    Zhang, QS
    Qiu, YL
    Zeng, ZH
    1996 2ND INTERNATIONAL CONFERENCE ON ASIC, PROCEEDINGS, 1996, : 352 - 356
  • [9] A 1.5-V FULL-SWING BICMOS LOGIC-CIRCUIT
    HIRAKI, M
    YANO, K
    MINAMI, M
    SATO, K
    MATSUZAKI, N
    WATANABE, A
    NISHIDA, T
    SASAKI, K
    SEKI, K
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (11) : 1568 - 1574
  • [10] LOW-VOLTAGE FULL-SWING NON-COMPLEMENTARY BICMOS INVERTERS
    SHOUSHA, AHM
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1995, 78 (05) : 873 - 880