SRAM Cell Optimization for Ultra-Low Power Standby

被引:3
|
作者
Qin, Huifang [1 ]
Vattikonda, Rakesh [2 ]
Trinh, Thuan [1 ,3 ]
Cao, Yu [2 ]
Rabaey, Jan [1 ,4 ,5 ,6 ,7 ,8 ,9 ,10 ,11 ,12 ,13 ,14 ]
机构
[1] Univ Calif Berkeley, Berkeley, CA 94720 USA
[2] Arizona State Univ, Dept Elect Engn, Tempe, AZ 85281 USA
[3] NVIDIA Corp, Santa Clara, CA 95050 USA
[4] Univ Calif Berkeley, Fac Elect Engn, Berkeley, CA 94720 USA
[5] IMEC, Leuven, Belgium
[6] Univ Calif Berkeley, Dept Comp Sci, Berkeley, CA 94720 USA
[7] Univ Pavia, Pavia, Italy
[8] Waseda Univ, Tokyo, Japan
[9] Delft Univ Technol, Delft, Netherlands
[10] Victoria Tech Univ, Victoria, BC, Canada
[11] Univ New South Wales, Sydney, NSW, Australia
[12] Dept EECS, Berkeley, CA 94720 USA
[13] BWRC, Berkeley, CA 94704 USA
[14] GSRC, Durham, NC 27703 USA
关键词
SRAM; Standby; Leakage; DRV; Data Retention; Sizing; Body Bias; Process Variation;
D O I
10.1166/jolpe.2006.097
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a comprehensive SRAM cell optimization scheme that minimizes leakage power under ultra-low standby supply voltage (VDD). The theoretical limit of data retention voltage (DRV), the minimum VDD that preserves the states of a memory cell, was derived to be 50 mV for an industrial 90 nm technology. A DRV design model was developed on parameters including body bias, sizing, and channel length. A test chip was implemented and measured to attain DRV sensitivities to key design parameters. Based on this, a low-leakage SRAM cell design methodology is derived and the feasibility of a 270 mV standby VDD was demonstrated, including a safety margin of 100 mV. As a result, the SRAM leakage power was reduced by 97%.
引用
收藏
页码:401 / 411
页数:11
相关论文
共 50 条
  • [1] Error-tolerant SRAM design for ultra-low power standby operation
    Qin, Huifang
    Kumar, Animesh
    Ramchandran, Kannan
    Rabaey, Jan
    Ishwar, Prakash
    ISQED 2008: PROCEEDINGS OF THE NINTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2008, : 30 - +
  • [2] Ultra-low Standby Power Embedded SRAM Design Techniques for Smart IoT Applications
    Nii, Koji
    2019 IEEE 11TH INTERNATIONAL MEMORY WORKSHOP (IMW 2019), 2019, : 156 - 156
  • [3] Ultra-Low Standby Power SRAM with Adaptive Data-Retention-Voltage-Regulating Scheme
    Huang, Chi-Ray
    Wu, Kuan-Lin
    Wu, Chung-Han
    Chiou, Lih-Yih
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [4] Robust TFET SRAM cell for ultra-low power IoT applications
    Ahmad, Sayeed
    Alam, Naushad
    Hasan, Mohd
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2018, 89 : 70 - 76
  • [5] Standby Power Reduction Techniques for Ultra-Low Power Processors
    Lee, Yoonmyung
    Seok, Mingoo
    Hanson, Scott
    Blaauw, David
    Sylvester, Dennis
    ESSCIRC 2008: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 186 - 189
  • [6] Design and Implementation of a Socket with Ultra-Low Standby Power
    Tasi, Cheng-Hung
    Bai, Ying-Wen
    Chu, Chun-An
    Chung, Chih-Yu
    Lin, Ming-Bo
    2011 IEEE INTERNATIONAL INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE (I2MTC), 2011, : 1216 - 1221
  • [7] Ultra-low Power FinFET SRAM Cell with Improved Stability Suitable for Low Power Applications
    Birla, Shilpi
    INTERNATIONAL JOURNAL OF ELECTRONICS AND TELECOMMUNICATIONS, 2019, 65 (04) : 603 - 609
  • [8] Ultra-low leakage SRAM design with sub-32 nm tunnel FETs for low standby power applications
    Makosiej, Adam
    Gupta, Navneet
    Vakul, Naga
    Vladimirescu, Andrei
    Cotofana, Sorin
    Mahapatra, Santanu
    Amara, Amara
    Anghel, Costin
    MICRO & NANO LETTERS, 2016, 11 (12): : 828 - 831
  • [9] Ultra-low Power SRAM Cells with Unconventional Sizing
    Al Kaabi, M.
    Al Ali, A.
    Al Janahi, H.
    Al Kendi, M.
    Tache, M.
    Beiu, V.
    2014 IEEE 14TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2014, : 308 - 313
  • [10] Stacking SRAM Banks for Ultra Low Power Standby Mode Operation
    Cabe, Adam C.
    Qi, Zhenyu
    Stan, Mircea R.
    PROCEEDINGS OF THE 47TH DESIGN AUTOMATION CONFERENCE, 2010, : 699 - 704