EVALUATION AND CONTROL OF DEVICE DAMAGE IN HIGH-DENSITY PLASMA-ETCHING

被引:11
|
作者
GADGIL, PK [1 ]
MANTEI, TD [1 ]
MU, XC [1 ]
机构
[1] INTEL CORP,SANTA CLARA,CA 95051
来源
关键词
D O I
10.1116/1.587165
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The effects of polysilicon etch plasma conditions on metal-oxide-semiconductor (MOS) capacitor breakdown and n-channel MOS transistor (NMOS) performance have been investigated. A high density electron cyclotron resonance (ECR) plasma source with multipolar magnetic confinement was integrated into a full NMOS process flow. The polysilicon etch plasma process parameters for designed experiments were microwave power, overetch time, rf bias, and plasma radial uniformity. MOS capacitor leakage currents increase with longer polysilicon edge lengths on gate oxide, higher ion density, and higher ion energy during the polysilicon overetch step. Lower NMOS transistor transconductance and higher threshold voltages correlate with longer overetch times and high microwave power and rf bias during the overetch step. Device performance degradation increases with decreasing channel length, and the exposure of the source and drain oxide edges to a high density flux is thought to be the main cause for observed degradation. A high rate, selective, and low damage polysilicon etch process can be obtained using a high density (>10(11) cm-3) and moderate ion energy (<30 eV) ECR discharge, with moderate power and zero applied rf bias during the overetch step.
引用
收藏
页码:102 / 111
页数:10
相关论文
共 50 条
  • [1] HIGH-DENSITY PLASMA-ETCHING 0.35-MU-M POLYSILICON GATES
    KRAFT, R
    PRENGLE, S
    SOLID STATE TECHNOLOGY, 1995, 38 (08) : 57 - &
  • [2] GENERATION OF HIGH-DENSITY O2 SUPERMAGNETRON PLASMA FOR HIGHLY UNIFORM PLASMA-ETCHING
    KINOSHITA, H
    NOMOTO, K
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY A-VACUUM SURFACES AND FILMS, 1992, 10 (04): : 1092 - 1095
  • [3] Control of high-density plasma sources for CVD and etching
    Suzuki, K
    Sugai, H
    Nakamura, K
    Ahn, TH
    Nagatsu, M
    VACUUM, 1997, 48 (7-9) : 659 - 664
  • [4] Level set approach to simulation of feature profile evolution in a high-density plasma-etching system
    Im, YH
    Hahn, YB
    Pearton, SJ
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2001, 19 (03): : 701 - 710
  • [5] LOCALIZED PLASMA-ETCHING FOR DEVICE OPTIMIZATION
    LARSON, DR
    VEASEY, DL
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 1992, 10 (01): : 27 - 29
  • [6] PLASMA-ETCHING DEVICE FOR MICROELECTRONIC CIRCUIT
    MUSTATA, I
    BETIU, N
    CRISTEA, G
    LUNGU, CP
    MUSA, G
    REVUE ROUMAINE DE PHYSIQUE, 1984, 29 (02): : 203 - 206
  • [7] A SURVEY OF DAMAGE EFFECTS IN PLASMA-ETCHING
    FONASH, SJ
    VISWANATHAN, CR
    CHAN, YD
    SOLID STATE TECHNOLOGY, 1994, 37 (07) : 99 - &
  • [8] High-density plasma etching of compound semiconductors
    Shul, RJ
    McClellan, GB
    Briggs, RD
    Rieger, DJ
    Pearton, SJ
    Abernathy, CR
    Lee, JW
    Constantine, C
    Barratt, C
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY A-VACUUM SURFACES AND FILMS, 1997, 15 (03): : 633 - 637
  • [9] EVALUATION OF THE PINHOLE DENSITY IN SIO2 FILM BY PLASMA-ETCHING
    MEGURO, T
    KURITA, H
    ITOH, T
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1981, 128 (06) : 1379 - 1381
  • [10] High-density plasma etching of group-III nitride films for device application
    Shul, RJ
    Zhang, L
    Baca, AG
    Han, J
    Crawford, MH
    Willison, CG
    Pearton, SJ
    Ren, F
    Zolper, JC
    Lester, LF
    PROCEEDINGS OF THE STATE-OF-THE-ART PROGRAM ON COMPOUND SEMICONDUCTORS (SOTAPOCS XXX), 1999, 99 (04): : 25 - 39