AN INCREMENTAL ZERO INTEGER DELAY SWITCH-LEVEL SIMULATION ENVIRONMENT

被引:1
|
作者
JONES, LG
机构
[1] Department of Computer Science, University of Illinois at Urbana-Champaign, Urbana
基金
美国国家科学基金会;
关键词
D O I
10.1109/43.159999
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present the methods used in the implementation of an incremental zero/integer-delay switch-level logic simulator for MOS circuits based on the MOSSIM II switch-level model. Zero-delay timing reduces spurious reevaluations caused by minor changes to signal timing that do not affect logic, while integer-delay timing provides an ability to model race conditions that do affect the logic. The incremental simulator is embedded within a single fully integrated capture-compile-simulate tool. Modifications to the design at any level in the structural design hierarchy are automatically mapped into (possibly many) changes in the underlying transistor netlist and the incremental simulator is triggered to quickly resimulate only the affected regions of the circuit.
引用
收藏
页码:1131 / 1139
页数:9
相关论文
共 50 条
  • [41] SLS - A FAST SWITCH-LEVEL SIMULATOR
    BARZILAI, Z
    BEECE, DK
    HUISMAN, LM
    IYENGAR, VS
    SILBERMAN, GM
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1988, 7 (08) : 838 - 849
  • [42] MAGNITUDE CLASSES IN SWITCH-LEVEL MODELING
    CERNY, E
    HAYES, JP
    RUMIN, NC
    PROCEEDINGS - IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN : VLSI IN COMPUTERS & PROCESSORS, 1989, : 284 - 288
  • [43] A VALUE SYSTEM FOR SWITCH-LEVEL MODELING
    SMITH, SP
    ACOSTA, RD
    IEEE DESIGN & TEST OF COMPUTERS, 1990, 7 (03): : 33 - 41
  • [44] Design of magnitude Comparator in switch-level
    Ye, Shu
    Han, Shu
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 1998, 26 (05): : 116 - 118
  • [45] Bipolar leakage modeling for switch-level simulators
    Kanj, R
    Rosenbaum, E
    Lehner, T
    2002 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2002, : 147 - 149
  • [46] SWITCH-LEVEL MODELING AND TESTING OF MOS STRUCTURES
    ZOLOTOREVICH, LA
    AUTOMATION AND REMOTE CONTROL, 1992, 53 (11) : 1768 - 1776
  • [47] A discrete formalization of switch-level circuit behavior
    Korver, WHFJ
    INTEGRATION-THE VLSI JOURNAL, 1996, 20 (02) : 161 - 192
  • [48] A switch level fault simulation environment
    Krishnaswamy, V
    Casas, J
    Tetzlaff, T
    37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000, 2000, : 780 - 785
  • [49] DESIGN OF TERNARY ADIABATIC MULTIPLIER ON SWITCH-LEVEL
    Wang Pengjun Li Kunpeng Mei Fengna (Institute of Circuits and Systems
    Journal of Electronics(China), 2011, 28 (03) : 375 - 382
  • [50] Design of ternary adiabatic counter on switch-level
    Wang P.-J.
    Li K.-P.
    Mei F.-N.
    Chen Y.-W.
    Zhejiang Daxue Xuebao (Gongxue Ban)/Journal of Zhejiang University (Engineering Science), 2011, 45 (08): : 1502 - 1508