AN INCREMENTAL ZERO INTEGER DELAY SWITCH-LEVEL SIMULATION ENVIRONMENT

被引:1
|
作者
JONES, LG
机构
[1] Department of Computer Science, University of Illinois at Urbana-Champaign, Urbana
基金
美国国家科学基金会;
关键词
D O I
10.1109/43.159999
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present the methods used in the implementation of an incremental zero/integer-delay switch-level logic simulator for MOS circuits based on the MOSSIM II switch-level model. Zero-delay timing reduces spurious reevaluations caused by minor changes to signal timing that do not affect logic, while integer-delay timing provides an ability to model race conditions that do affect the logic. The incremental simulator is embedded within a single fully integrated capture-compile-simulate tool. Modifications to the design at any level in the structural design hierarchy are automatically mapped into (possibly many) changes in the underlying transistor netlist and the incremental simulator is triggered to quickly resimulate only the affected regions of the circuit.
引用
收藏
页码:1131 / 1139
页数:9
相关论文
共 50 条